# F<sup>2</sup>MC-16FX,16-bit Proprietary Microcontroller CY96610 series is based on Cypress advanced F²MC-16FX architecture (16-bit with instruction pipeline for RISC-like performance). The CPU uses the same instruction set as the established F²MC-16LX family thus allowing for easy migration of F²MC-16LX Software to the new F²MC-16FX products. F²MC-16FX product improvements compared to the previous generation include significantly improved performance - even at the same operation frequency, reduced power consumption and faster start-up time. For high processing speed at optimized power consumption an internal PLL can be selected to supply the CPU with up to 32MHz operation frequency from an external 4MHz to 8MHz resonator. The result is a minimum instruction cycle time of 31.2ns going together with excellent EMI behavior. The emitted power is minimized by the on-chip voltage regulator that reduces the internal CPU voltage. A flexible clock tree allows selecting suitable operation frequencies for peripheral resources independent of the CPU speed. #### **Features** #### **Technology** ■ 0.18µm CMOS #### **CPU** - F<sup>2</sup>MC-16FX CPU - Optimized instruction set for controller applications (bit, byte, word and long-word data types, 23 different addressing modes, barrel shift, variety of pointers) - 8-byte instruction queue - Signed multiply (16-bit × 16-bit) and divide (32-bit/16-bit) instructions available #### **System Clock** - On-chip PLL clock multiplier (×1 to ×8, ×1 when PLL stop) - 4MHz to 8MHz crystal oscillator (maximum frequency when using ceramic resonator depends on Q-factor) - Up to 8MHz external clock for devices with fast clock input feature - 32.768kHz subsystem quartz clock - 100kHz/2MHz internal RC clock for quick and safe startup, clock stop detection function, watchdog - Clock source selectable from mainclock oscillator, subclock oscillator and on-chip RC oscillator, independently for CPU and 2 clock domains of peripherals - The subclock oscillator is enabled by the Boot ROM program controlled by a configuration marker after a Power or External reset - Low Power Consumption 13 operating modes (different Run, Sleep, Timer, Stop modes) # **On-Chip Voltage Regulator** ■ Internal voltage regulator supports a wide MCU supply voltage range (Min=2.7V), offering low power consumption #### **Low Voltage Detection Function** Reset is generated when supply voltage falls below programmable reference voltage #### **Code Security** ■ Protects Flash Memory content from unintended read-out #### **DMA** Automatic transfer function independent of CPU, can be assigned freely to resources #### Interrupts - Fast Interrupt processing - 8 programmable priority levels - Non-Maskable Interrupt (NMI) #### CAN - Supports CAN protocol version 2.0 part A and B - ISO16845 certified - Bit rates up to 1Mbps - 32 message objects - Each message object has its own identifier mask - Programmable FIFO mode (concatenation of message objects) - Maskable interrupt - Disabled Automatic Retransmission mode for Time Triggered CAN applications - Programmable loop-back mode for self-test operation #### **USART** - Full duplex USARTs (SCI/LIN) - Wide range of baud rate settings using a dedicated reload timer - Special synchronous options for adapting to different synchronous serial protocols - LIN functionality working either as master or slave LIN device - Extended support for LIN-Protocol to reduce interrupt load #### A/D Converter - SAR-type - 8/10-bit resolution - Signals interrupt on conversion end, single conversion mode, continuous conversion mode, stop conversion mode, activation by software, external trigger, reload timers and PPGs - Range Comparator Function #### **Source Clock Timers** ■ Three independent clock timers (23-bit RC clock timer, 23-bit Main clock timer, 17-bit Sub clock timer) ### **Hardware Watchdog Timer** - Hardware watchdog timer is active after reset - Window function of Watchdog Timer is used to select the lower window limit of the watchdog interval #### Reload Timers - 16-bit wide - Prescaler with 1/2¹, 1/2², 1/2³, 1/2⁴, 1/2⁵, 1/2⁶ of peripheral clock frequency - Event count function #### Free-Running Timers - Signals an interrupt on overflow, supports timer clear upon match with Output Compare (0, 4) - Prescaler with 1, 1/2<sup>1</sup>, 1/2<sup>2</sup>, 1/2<sup>3</sup>, 1/2<sup>4</sup>, 1/2<sup>5</sup>, 1/2<sup>6</sup>, 1/2<sup>7</sup>, 1/2<sup>8</sup> of peripheral clock frequency #### **Input Capture Units** - 16-bit wide - Signals an interrupt upon external event - Rising edge, Falling edge or Both (rising & falling) edges sensitive #### **Output Compare Units** - 16-bit wide - Signals an interrupt when a match with Free-running Timer occurs - A pair of compare registers can be used to generate an output signal #### **Programmable Pulse Generator** - 16-bit down counter, cycle and duty setting registers - Can be used as 2 ×8-bit PPG - Interrupt at trigger, counter borrow and/or duty match - PWM operation and one-shot operation - Internal prescaler allows 1, 1/4, 1/16, 1/64 of peripheral clock as counter clock or of selected Reload timer underflow as clock input - Can be triggered by software or reload timer - Can trigger ADC conversion - Timing point capture #### **Quadrature Position/Revolution Counter (QPRC)** - Up/down count mode, Phase difference count mode, Count mode with direction - 16-bit position counter - 16-bit revolution counter - Two 16-bit compare registers with interrupt - Detection edge of the three external event input pins AIN, BIN and ZIN is configurable #### **Real Time Clock** - Operational on main oscillation (4MHz), sub oscillation (32kHz) or RC oscillation (100kHz/2MHz) - Capable to correct oscillation deviation of Sub clock or RC oscillator clock (clock calibration) - Read/write accessible second/minute/hour registers - Can signal interrupts every half second/second/minute/hour/day - Internal clock divider and prescaler provide exact 1s clock #### **External Interrupts** - Edge or Level sensitive - Interrupt mask bit per channel - Each available CAN channel RX has an external interrupt for wake-up - Selected USART channels SIN have an external interrupt for wake-up #### Non Maskable Interrupt - Disabled after reset, can be enabled by Boot-ROM depending on ROM configuration block - Once enabled, can not be disabled other than by reset - High or Low level sensitive - Pin shared with external interrupt 0 #### I/O Ports - Most of the external pins can be used as general purpose I/O - All push-pull outputs - Bit-wise programmable as input/output or peripheral signal - Bit-wise programmable input enable - One input level per GPIO-pin (either Automotive or CMOS hysteresis) - Bit-wise programmable pull-up resistor # **Built-in On Chip Debugger (OCD)** - One-wire debug tool interface - Break function: - ☐ Hardware break: 6 points (shared with code event) - □ Software break: 4096 points - Event function - □ Code event: 6 points (shared with hardware break) - □ Data event: 6 points - □ Event sequencer: 2 levels + reset - Execution time measurement function - Trace function: 42 branches - Security function #### **Flash Memory** - Dual operation flash allowing reading of one Flash bank while programming or erasing the other bank - Command sequencer for automatic execution of programming algorithm and for supporting DMA for programming of the Flash Memory - Supports automatic programming, Embedded Algorithm - Write/Erase/Erase-Suspend/Resume commands - A flag indicating completion of the automatic algorithm - Erase can be performed on each sector individually - Sector protection - Flash Security feature to protect the content of the Flash - Low voltage detection during Flash erase or write # **Contents** | Feat | tures | 1 | |-------|-----------------------------------------------------|----| | 1. | Product Lineup | 6 | | 2. | Block Diagram | 7 | | 3. | Pin Assignment | 8 | | 4. | Pin Description | 9 | | 5. | Pin Circuit Type | 11 | | 6. | I/O Circuit Type | 13 | | 7. | Memory Map | 18 | | 8. | RAMstart Addresses | 19 | | 9. | User ROM Memory Map for Flash Devices | 20 | | 10. | Serial Programming Communication Interface | | | 11. | Interrupt Vector Table | | | 12. | Handling Precautions | 26 | | 12.1 | | | | 12.2 | 3 | | | 12.3 | | | | 13. | Handling Devices | 30 | | 13.1 | | | | 13.2 | | | | 13.3 | | | | | .1 Single Phase External Clock for Main Oscillator | | | | .2 Single Phase External Clock for Sub Oscillator | | | 13.3. | .3 Opposite Phase External Clock | | | 13.4 | | | | 13.5 | | | | 13.6 | - 7 | | | 13.7 | 3 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | | | 13.8 | | | | 13.9 | | | | 13.10 | | | | 13.1 | | | | | 2 Mode Pin (MD) | | | | Electrical Characteristics | | | 14.1 | 9 | | | 14.2 | 3 | | | 14.3 | | | | | .1 Current Rating | | | 14.3. | .2 Pin Characteristics | | | 14.4 | | | | | .1 Main Clock Input Characteristics | | | | .2 Sub Clock Input Characteristics | | | | .3 Built-in RC Oscillation Characteristics | | | | .4 Internal Clock Timing | | | | .5 Operating Conditions of PLL | | | | .6 Reset Input | | | | .7 Power-on Reset Timing | | | | .8 USART Timing | | | | .9 External Input Timing | | | 14.5 | | | | 14.5. | .1 Electrical Characteristics for the A/D Converter | 48 | # CY96610 Series | 14.5. | .2 Accuracy and Setting of the A/D Converter Sampling Time | 49 | |-------|------------------------------------------------------------|----| | | .3 Definition of A/D Converter Terms | | | 14.6 | Low Voltage Detection Function Characteristics | 52 | | 14.7 | Flash Memory Write/Erase Characteristics | 54 | | | Example Characteristics | | | | Ordering Information | | | | Package Dimension | | | | Major Changes | | | | ument History | | | | s, Solutions, and Legal Information | | # 1. Product Lineup | Features | | CY96610 | Remark | | |---------------------------------|----------------------------------------------|----------------------|------------------------------------------------|--------------------------------------------------------------------| | Product Type | | Flash Memory Product | | | | Subclock | | | Subclock can be set by software | | | Dual Operat | tion Flash Memory | RAM | - | | | 32.5KB + 32 | | 4KB | CY96F612R, CY96F612A | Product Options | | 64.5KB + 32 | 2KB | 10KB | CY96F613R, CY96F613A | R: MCU with CAN | | 128.5KB + 3 | 32KB | 10KB | CY96F615R, CY96F615A | A: MCU without CAN | | Package | | | LQFP-48 | | | | | | LQA048 | | | DMA | | | 2ch | | | USART | | | 3ch | LIN-USART 2/7/8 | | | with automatic LIN-Heatransmission/reception | ader | Yes (only 1ch) | LIN-USART 2 | | | with 16 byte RX- and TX-FIFO | | No | | | 8/10-bit A/D | Converter | | 16ch | AN 0/1/3/4/6 to 10/<br>12/14/16/24/25/30/31 | | | with Data Buffer | | No | | | | with Range Comparato | r | Yes | | | | with Scan Disable | | No | | | | with ADC Pulse Detecti | ion | No | | | 16-bit Reloa | ad Timer (RLT) | | 3ch | RLT 1/3/6 | | 16-bit Free- | Running Timer (FRT) | | 4ch | FRT 0 to 3<br>FRT 0 to 3 does not have external clock<br>input pin | | 16-bit Input Capture Unit (ICU) | | 7ch | ICU 0/1/4 to 6/9/10 | | | 10 bit input | Captare Offit (100) | | (3 channels for LIN-USART) | (ICU 6/9/10 for LIN-USART) | | 16 bit Outpu | 16-bit Output Compare Unit (OCU) | | 5ch | OCU 0/1/4/6/7 | | 10-bit Outpu | at Compare Offit (OCO) | | 0011 | (OCU 4 for FRT clear) | | 8/16-bit Pro | grammable Pulse Genera | itor (PPG) | 8ch (16-bit) / 16ch (8-bit) | PPG 0/1/3/4/6/7/12/14 | | | with Timing point captu | re | Yes | | | | with Start delay | | No | | | | with Ramp | | No | | | Quadrature (QPRC) | Position/Revolution Coun | iter | 2ch | QPRC 0/1 | | CAN Interfa | се | | 1ch | CAN 2<br>32 Message Buffers | | External Inte | errupts (INT) | | 11ch | INT 0/2/3/4/7 to 13 | | Non-Maskal | ble Interrupt (NMI) | | 1ch | | | Real Time C | | | 1ch | | | I/O Ports | , , | | 35 (Dual clock mode)<br>37 (Single clock mode) | | | Clock Calibr | ration Unit (CAL) | | 1ch | | | Clock Outpu | | | 2ch | | | | e Detection Function | | Yes | Low voltage detection function can be disabled by software | | Hardware W | Vatchdog Timer | | Yes | | | On-chip RC | | | Yes | | | On-chip Deb | | | Yes | | | nte' | 55 · | | 1 | | # Note: Document Number: 002-04709 Rev.\*D Page 6 of 64 All signals of the peripheral function in each product cannot be allocated by limiting the pins of package. It is necessary to use the port relocate function of the general I/O port according to your function use. # 2. Block Diagram # 3. Pin Assignment # 4. Pin Description | Pin Name | Feature | Description | |-----------------|-----------------------|---------------------------------------------------------------| | ADTG_R | ADC | Relocated A/D converter trigger input pin | | AlNn | QPRC | Quadrature Position/Revolution Counter Unit n input pin | | ANn | ADC | A/D converter channel n input pin | | AVcc | Supply | Analog circuits power supply pin | | AVRH | ADC | A/D converter high reference voltage input pin | | AVss | Supply | Analog circuits power supply pin | | BINn | QPRC | Quadrature Position/Revolution Counter Unit n input pin | | С | Voltage regulator | Internally regulated power supply stabilization capacitor pin | | CKOTn | Clock Output function | Clock Output function n output pin | | CKOTn_R | Clock Output function | Relocated Clock Output function n output pin | | CKOTXn | Clock Output function | Clock Output function n inverted output pin | | DEBUG I/F | OCD | On Chip Debugger input/output pin | | INn | ICU | Input Capture Unit n input pin | | INTn | External Interrupt | External Interrupt n input pin | | INTn_R | External Interrupt | Relocated External Interrupt n input pin | | INTn_R1 | External Interrupt | Relocated External Interrupt n input pin | | MD | Core | Input pin for specifying the operating mode | | NMI | External Interrupt | Non-Maskable Interrupt input pin | | OUTn | OCU | Output Compare Unit n waveform output pin | | OUTn_R | OCU | Relocated Output Compare Unit n waveform output pin | | Pnn_m | GPIO | General purpose I/O pin | | PPGn | PPG | Programmable Pulse Generator n output pin (16bit/8bit) | | PPGn_B | PPG | Programmable Pulse Generator n output pin (16bit/8bit) | | RSTX | Core | Reset input pin | | RXn | CAN | CAN interface n RX input pin | | SCKn | USART | USART n serial clock input/output pin | | SCKn_R | USART | Relocated USART n serial clock input/output pin | | SINn | USART | USART n serial data input pin | | SINn_R | USART | Relocated USART n serial data input pin | | SOTn | USART | USART n serial data output pin | | SOTn_R | USART | Relocated USART n serial data output pin | | TINn | Reload Timer | Reload Timer n event input pin | | TOTn | Reload Timer | Reload Timer n output pin | | TTGn | PPG | Programmable Pulse Generator n trigger input pin | | TXn | CAN | CAN interface n TX output pin | | V <sub>cc</sub> | Supply | Power supply pin | | V <sub>ss</sub> | Supply | Power supply pin | | X0 | Clock | Oscillator input pin | | X0A | Clock | Subclock Oscillator input pin | | X1 | Clock | Oscillator output pin | | X1A | Clock | Subclock Oscillator output pin | | Pin Name | Feature | Description | |----------|---------|---------------------------------------------------------| | ZINn | QPRC | Quadrature Position/Revolution Counter Unit n input pin | Document Number: 002-04709 Rev.\*D Page **10** of 64 # 5. Pin Circuit Type | Pin No. | I/O Circuit Type* | Pin Name | |---------|-------------------|----------------------------------| | 1 | Supply | AVss | | 2 | G | AVRH | | 3 | К | P06_3 / AN3 / PPG3 | | 4 | К | P06_4 / AN4 / PPG4 | | 5 | К | P06_6 / AN6 / PPG6 | | 6 | К | P06_7 / AN7 / PPG7 | | 7 | I | P05_0 / AN8 / SIN2 / INT3_R1 | | 8 | К | P05_1 / AN9 / SOT2 | | 9 | I | P05_2 / AN10 / SCK2 | | 10 | К | P05_4 / AN12 / TOT3 / INT2_R | | 11 | К | P05_6 / AN14 / INT4_R | | 12 | К | P07_0 / AN16 / INT0 / NMI | | 13 | В | P04_0 / X0A | | 14 | В | P04_1 / X1A | | 15 | С | MD | | 16 | Н | P17_0 | | 17 | 0 | DEBUG I/F | | 18 | M | P00_0 / INT8 / SCK7_R / PPG0_B | | 19 | Н | P00_1 / INT9 / SOT7_R / PPG1_B | | 20 | M | P00_2 / INT10 / SIN7_R | | 21 | Н | P00_4 / INT12 / SOT8_R / PPG12_B | | 22 | M | P00_5 / INT13 / SIN8_R / PPG14_B | | 23 | M | P00_3 / INT11 / SCK8_R / PPG3_B | | 24 | Н | P01_0 / TIN1 / CKOT1 / OUT0_R | | 25 | Н | P01_1 / TOT1 / CKOTX1 / OUT1_R | | 26 | Н | P01_4 / PPG4_B | | 27 | M | P01_5 / SIN2_R / INT7_R | | 28 | Н | P01_6 / SOT2_R / PPG6_B | | 29 | M | P01_7 / SCK2_R / PPG7_B | | 30 | Н | P02_0 / PPG12 / CKOT1_R | | 31 | Н | P02_2 / ZIN0 / PPG14 / CKOT0_R | | 32 | Н | P02_4 / AIN0 / IN0 / TTG0 | | Pin No. | I/O Circuit Type* | Pin Name | |---------|-------------------|------------------------------------------| | 33 | С | RSTX | | 34 | A | X1 | | 35 | A | Х0 | | 36 | Supply | Vss | | 37 | Supply | Vcc | | 38 | F | С | | 39 | Н | P02_5 / BIN0 / IN1 / TTG1 / ADTG_R | | 40 | К | P03_0 / AIN1 / IN4 / TTG4 / TTG12 / AN24 | | 41 | К | P03_1 / BIN1 / IN5 / TTG5 / TTG13 / AN25 | | 42 | M | P03_2 / INT10_R / RX2 | | 43 | Н | P03_3 / TX2 | | 44 | К | P03_6 / ZIN1 / OUT6 / AN30 | | 45 | К | P03_7 / OUT7 / AN31 | | 46 | К | P06_0 / AN0 / PPG0 | | 47 | К | P06_1 / AN1 / PPG1 | | 48 | Supply | AVcc | <sup>\*:</sup> See I/O Circuit Type" for details on the I/O circuit types. # 6. I/O Circuit Type | Туре | Circuit | Remarks | |------|----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | С | R Hysteresis inputs | CMOS hysteresis input pin | | F | P-ch N-ch | Power supply input protection circuit | | G | P-ch N-ch | <ul> <li>A/D converter ref+ (AVRH) power supply input pin with protection circuit</li> <li>Without protection circuit against V<sub>cc</sub> for pins AVRH</li> </ul> | | Н | Pull-up control P-ch P-ch P-ch Nout R Automotive input | <ul> <li>■ CMOS level output</li> <li>■ (I<sub>OL</sub> = 4mA, I<sub>OH</sub> = -4mA)</li> <li>■ Automotive input with input shutdown function</li> <li>■ Programmable pull-up resistor</li> </ul> | | Туре | Circuit | Remarks | |------|------------------------------------|---------------------------| | О | | ■ Open-drain I/O | | | | ■ Output 25mA, Vcc = 2.7V | | | | ■ TTL input | | | Standby control for input shutdown | | # 7. Memory Map | USER ROM*1 | |-----------------------| | Reserved | | Boot-ROM | | Peripheral | | Reserved | | ROM/RAM | | MIRROR | | Internal RAM<br>bank0 | | Reserved | | Peripheral | | GPR*3 | | DMA | | Reserved | | Peripheral | | | <sup>\*1:</sup> For details about USER ROM area, see " User ROM Memory Map for Flash Devices" on the following pages. GPR: General-Purpose Register The DMA area is only available if the device contains the corresponding resource. The available RAM and ROM area depends on the device. <sup>\*2:</sup> For RAMSTART addresses, see the table on the next page. <sup>\*3:</sup> Unused GPR banks can be used as RAM area. # 8. RAMstart Addresses | Devices | Bank 0<br>RAM Size | RAMSTART0 | |--------------------|--------------------|----------------------| | CY96F612 | 4KB | 00:7200 <sub>H</sub> | | CY96F613, CY96F615 | 10KB | 00:5A00 <sub>н</sub> | # 9. User ROM Memory Map for Flash Devices | | | CY96F612 | CY96F613 | CY96F615 | | |----------------------------------------------|----------------------------------------------|-----------------------------|-----------------------------|------------------------------|---------------| | CPU mode address | Flash memory<br>mode address | Flash size<br>32.5KB + 32KB | Flash size<br>64.5KB + 32KB | Flash size<br>128.5KB + 32KB | _ | | FF:FFFF <sub>H</sub><br>FF:8000 <sub>H</sub> | 3F:FFFF <sub>н</sub><br>3F:8000 <sub>н</sub> | SA39 - 32KB | SA39 - 64KB | SA39 - 64KB | | | FF:7FFF <sub>H</sub><br>FF:0000 <sub>H</sub> | 3F:7FFF <sub>H</sub><br>3F:0000 <sub>H</sub> | | 0A00 - 04KB | 5A00 - 04KB | Bank A of Fla | | FE:FFFF <sub>H</sub> | 3E:FFFF <sub>H</sub> | | | SA38 - 64KB | | | FD:FFFF <sub>H</sub> | | Reserved | Reserved | Reserved | | | DF:9FFF <sub>H</sub><br>DF:8000 <sub>H</sub> | 1F:9FFF <sub>H</sub><br>1F:8000 <sub>H</sub> | SA4 - 8KB | SA4 - 8KB | SA4 - 8KB | | | DF:7FFF <sub>H</sub><br>DF:6000 <sub>H</sub> | 1F:7FFF <sub>H</sub><br>1F:6000 <sub>H</sub> | SA3 - 8KB | SA3 - 8KB | SA3 - 8KB | DI-D - ( 51 | | DF:5FFF <sub>H</sub><br>DF:4000 <sub>H</sub> | 1F:5FFF <sub>н</sub><br>1F:4000 <sub>н</sub> | SA2 - 8KB | SA2 - 8KB | SA2 - 8KB | Bank B of Fl | | DF:3FFF <sub>H</sub><br>DF:2000 <sub>H</sub> | 1F:3FFF <sub>H</sub><br>1F:2000 <sub>H</sub> | SA1 - 8KB | SA1 - 8KB | SA1 - 8KB | | | DF:1FFF <sub>H</sub><br>DF:0000 <sub>H</sub> | 1F:1FFF <sub>H</sub><br>1F:0000 <sub>H</sub> | SAS - 512B* | SAS - 512B* | SAS - 512B* | Bank A of Fl | | DE:FFFF <sub>H</sub><br>DE:0000 <sub>H</sub> | | Reserved | Reserved | Reserved | _ | <sup>\*:</sup> Physical address area of SAS-512B is from DF:0000<sub>H</sub> to DF:01FF<sub>H</sub>. Others (from DF:0200<sub>H</sub> to DF:1FFF<sub>H</sub>) is mirror area of SAS-512B. Sector SAS contains the ROM configuration block RCBA at CPU address DF:0000<sub>H</sub> -DF:01FF<sub>H</sub>. SAS can not be used for E<sup>2</sup>PROM emulation. # 10. Serial Programming Communication Interface USART pins for Flash serial programming (MD = 0, DEBUG I/F = 0, Serial Communication mode) | CY96610 | | | | | | | | | | |------------|-----------------|--------|--|--|--|--|--|--|--| | Pin Number | Normal Function | | | | | | | | | | 7 | | SIN2 | | | | | | | | | 8 | USART2 | SOT2 | | | | | | | | | 9 | | SCK2 | | | | | | | | | 20 | | SIN7_R | | | | | | | | | 19 | USART7 | SOT7_R | | | | | | | | | 18 | | SCK7_R | | | | | | | | | 22 | | SIN8_R | | | | | | | | | 21 | USART8 | SOT8_R | | | | | | | | | 23 | | SCK8_R | | | | | | | | # 11. Interrupt Vector Table | Vector<br>Number | Offset in<br>Vector Table | Vector Name | | Description | | | | |------------------|---------------------------|-------------|-----|-------------|---------------------------------|--|--| | 0 | 3FC <sub>H</sub> | CALLV0 | No | - | CALLV instruction | | | | 1 | 3F8 <sub>H</sub> | CALLV1 | No | - | CALLV instruction | | | | 2 | 3F4 <sub>H</sub> | CALLV2 | No | - | CALLV instruction | | | | 3 | 3F0 <sub>H</sub> | CALLV3 | No | - | CALLV instruction | | | | 4 | 3EC <sub>H</sub> | CALLV4 | No | - | CALLV instruction | | | | 5 | 3E8 <sub>H</sub> | CALLV5 | No | - | CALLV instruction | | | | 6 | 3E4 <sub>H</sub> | CALLV6 | No | - | CALLV instruction | | | | 7 | 3E0 <sub>H</sub> | CALLV7 | No | - | CALLV instruction | | | | 8 | 3DC <sub>H</sub> | RESET | No | - | Reset vector | | | | 9 | 3D8 <sub>H</sub> | INT9 | No | - | INT9 instruction | | | | 10 | 3D4 <sub>H</sub> | EXCEPTION | No | - | Undefined instruction execution | | | | 11 | 3D0 <sub>H</sub> | NMI | No | - | Non-Maskable Interrupt | | | | 12 | 3CC <sub>H</sub> | DLY | No | 12 | Delayed Interrupt | | | | 13 | 3C8 <sub>H</sub> | RC_TIMER | No | 13 | RC Clock Timer | | | | 14 | 3C4 <sub>H</sub> | MC_TIMER | No | 14 | Main Clock Timer | | | | 15 | 3C0 <sub>H</sub> | SC_TIMER | No | 15 | Sub Clock Timer | | | | 16 | 3BC <sub>H</sub> | LVDI | No | 16 | Low Voltage Detector | | | | 17 | 3B8 <sub>H</sub> | EXTINT0 | Yes | 17 | External Interrupt 0 | | | | 18 | 3B4 <sub>H</sub> | - | - | 18 | Reserved | | | | 19 | 3B0 <sub>H</sub> | EXTINT2 | Yes | 19 | External Interrupt 2 | | | | 20 | ЗАС <sub>н</sub> | EXTINT3 | Yes | 20 | External Interrupt 3 | | | | 21 | 3A8 <sub>H</sub> | EXTINT4 | Yes | 21 | External Interrupt 4 | | | | 22 | 3A4 <sub>H</sub> | - | - | 22 | Reserved | | | | 23 | 3A0 <sub>H</sub> | - | - | 23 | Reserved | | | | 24 | 39C <sub>H</sub> | EXTINT7 | Yes | 24 | External Interrupt 7 | | | | 25 | 398 <sub>H</sub> | EXTINT8 | Yes | 25 | External Interrupt 8 | | | | 26 | 394 <sub>H</sub> | EXTINT9 | Yes | 26 | External Interrupt 9 | | | | 27 | 390 <sub>H</sub> | EXTINT10 | Yes | 27 | External Interrupt 10 | | | | 28 | 38C <sub>H</sub> | EXTINT11 | Yes | 28 | External Interrupt 11 | | | | 29 | 388 <sub>H</sub> | EXTINT12 | Yes | 29 | External Interrupt 12 | | | | 30 | 384 <sub>H</sub> | EXTINT13 | Yes | 30 | External Interrupt 13 | | | | 31 | 380 <sub>H</sub> | - | - | 31 | Reserved | | | | 32 | 37C <sub>H</sub> | - | - | 32 | Reserved | | | | 33 | 378 <sub>H</sub> | - | - | 33 | Reserved | | | | 34 | 374 <sub>H</sub> | - | - | 34 | Reserved | | | | 35 | 370 <sub>H</sub> | CAN2 | No | 35 | CAN Controller 2 | | | | 36 | 36C <sub>H</sub> | - | - | 36 | Reserved | | | | 37 | 368 <sub>H</sub> | - | - | 37 | Reserved | | | | 38 | 364 <sub>H</sub> | PPG0 | Yes | 38 | Programmable Pulse Generator 0 | | | | 39 | 360 <sub>H</sub> | PPG1 | Yes | 39 | Programmable Pulse Generator 1 | | | | Vector<br>Number | Offset in<br>Vector Table | Vector Name | Cleared by DMA | Index in ICR to Program | Description | |------------------|---------------------------|-------------|----------------|-------------------------|---------------------------------| | 40 | 35C <sub>H</sub> | - | - | 40 | Reserved | | 41 | 358 <sub>H</sub> | PPG3 | Yes | 41 | Programmable Pulse Generator 3 | | 42 | 354 <sub>H</sub> | PPG4 | Yes | 42 | Programmable Pulse Generator 4 | | 43 | 350 <sub>H</sub> | - | - | 43 | Reserved | | 44 | 34C <sub>H</sub> | PPG6 | Yes | 44 | Programmable Pulse Generator 6 | | 45 | 348 <sub>H</sub> | PPG7 | Yes | 45 | Programmable Pulse Generator 7 | | 46 | 344 <sub>H</sub> | - | - | 46 | Reserved | | 47 | 340 <sub>H</sub> | - | - | 47 | Reserved | | 48 | 33C <sub>H</sub> | - | - | 48 | Reserved | | 49 | 338 <sub>H</sub> | - | - | 49 | Reserved | | 50 | 334 <sub>H</sub> | PPG12 | Yes | 50 | Programmable Pulse Generator 12 | | 51 | 330 <sub>H</sub> | - | - | 51 | Reserved | | 52 | 32C <sub>H</sub> | PPG14 | Yes | 52 | Programmable Pulse Generator 14 | | 53 | 328 <sub>H</sub> | - | - | 53 | Reserved | | 54 | 324 <sub>H</sub> | - | - | 54 | Reserved | | 55 | 320 <sub>H</sub> | - | - | 55 | Reserved | | 56 | 31C <sub>H</sub> | - | - | 56 | Reserved | | 57 | 318 <sub>H</sub> | - | - | 57 | Reserved | | 58 | 314 <sub>H</sub> | - | - | 58 | Reserved | | 59 | 310 <sub>H</sub> | RLT1 | Yes | 59 | Reload Timer 1 | | 60 | 30C <sub>H</sub> | - | - | 60 | Reserved | | 61 | 308 <sub>H</sub> | RLT3 | Yes | 61 | Reload Timer 3 | | 62 | 304 <sub>H</sub> | - | - | 62 | Reserved | | 63 | 300 <sub>H</sub> | - | - | 63 | Reserved | | 64 | 2FC <sub>H</sub> | RLT6 | Yes | 64 | Reload Timer 6 | | 65 | 2F8 <sub>H</sub> | ICU0 | Yes | 65 | Input Capture Unit 0 | | 66 | 2F4 <sub>H</sub> | ICU1 | Yes | 66 | Input Capture Unit 1 | | 67 | 2F0 <sub>H</sub> | - | - | 67 | Reserved | | 68 | 2EC <sub>H</sub> | - | - | 68 | Reserved | | 69 | 2E8 <sub>H</sub> | ICU4 | Yes | 69 | Input Capture Unit 4 | | 70 | 2E4 <sub>H</sub> | ICU5 | Yes | 70 | Input Capture Unit 5 | | 71 | 2E0 <sub>H</sub> | ICU6 | Yes | 71 | Input Capture Unit 6 | | 72 | 2DC <sub>H</sub> | - | - | 72 | Reserved | | 73 | 2D8 <sub>H</sub> | - | - | 73 | Reserved | | 74 | 2D4 <sub>H</sub> | ICU9 | Yes | 74 | Input Capture Unit 9 | | 75 | 2D0 <sub>H</sub> | ICU10 | Yes | 75 | Input Capture Unit 10 | | 76 | 2CC <sub>H</sub> | - | - | 76 | Reserved | | 77 | 2C8 <sub>H</sub> | OCU0 | Yes | 77 | Output Compare Unit 0 | | 78 | 2C4 <sub>H</sub> | OCU1 | Yes | 78 | Output Compare Unit 1 | | 79 | 2C0 <sub>H</sub> | - | - | 79 | Reserved | | 80 | 2BC <sub>H</sub> | - | - | 80 | Reserved | | Vector<br>Number | Offset in<br>Vector Table | Vector Name | Cleared by DMA | Index in ICR to Program | Description | |------------------|---------------------------|-------------|----------------|-------------------------|------------------------| | 81 | 2B8 <sub>H</sub> | OCU4 | Yes | 81 | Output Compare Unit 4 | | 82 | 2B4 <sub>H</sub> | - | - | 82 | Reserved | | 83 | 2B0 <sub>H</sub> | OCU6 | Yes | 83 | Output Compare Unit 6 | | 84 | 2AC <sub>H</sub> | OCU7 | Yes | 84 | Output Compare Unit 7 | | 85 | 2A8 <sub>H</sub> | - | - | 85 | Reserved | | 86 | 2A4 <sub>H</sub> | - | - | 86 | Reserved | | 87 | 2A0 <sub>H</sub> | - | - | 87 | Reserved | | 88 | 29C <sub>H</sub> | - | - | 88 | Reserved | | 89 | 298 <sub>H</sub> | FRT0 | Yes | 89 | Free-Running Timer 0 | | 90 | 294 <sub>H</sub> | FRT1 | Yes | 90 | Free-Running Timer 1 | | 91 | 290н | FRT2 | Yes | 91 | Free-Running Timer 2 | | 92 | 28C <sub>H</sub> | FRT3 | Yes | 92 | Free-Running Timer 3 | | 93 | 288 <sub>H</sub> | RTC0 | No | 93 | Real Time Clock | | 94 | 284 <sub>H</sub> | CAL0 | No | 94 | Clock Calibration Unit | | 95 | 280 <sub>H</sub> | - | - | 95 | Reserved | | 96 | 27C <sub>H</sub> | - | - | 96 | Reserved | | 97 | 278 <sub>H</sub> | - | - | 97 | Reserved | | 98 | 274 <sub>H</sub> | ADC0 | Yes | 98 | A/D Converter 0 | | 99 | 270 <sub>H</sub> | - | - | 99 | Reserved | | 100 | 26C <sub>H</sub> | - | - | 100 | Reserved | | 101 | 268 <sub>H</sub> | - | - | 101 | Reserved | | 102 | 264 <sub>H</sub> | - | - | 102 | Reserved | | 103 | 260 <sub>H</sub> | - | - | 103 | Reserved | | 104 | 25C <sub>H</sub> | - | - | 104 | Reserved | | 105 | 258 <sub>H</sub> | LINR2 | Yes | 105 | LIN USART 2 RX | | 106 | 254 <sub>H</sub> | LINT2 | Yes | 106 | LIN USART 2 TX | | 107 | 250 <sub>H</sub> | - | - | 107 | Reserved | | 108 | 24C <sub>H</sub> | - | - | 108 | Reserved | | 109 | 248 <sub>H</sub> | - | - | 109 | Reserved | | 110 | 244 <sub>H</sub> | - | - | 110 | Reserved | | 111 | 240 <sub>H</sub> | - | - | 111 | Reserved | | 112 | 23C <sub>H</sub> | - | - | 112 | Reserved | | 113 | 238 <sub>H</sub> | - | - | 113 | Reserved | | 114 | 234 <sub>H</sub> | - | - | 114 | Reserved | | 115 | 230 <sub>H</sub> | LINR7 | Yes | 115 | LIN USART 7 RX | | 116 | 22C <sub>H</sub> | LINT7 | Yes | 116 | LIN USART 7 TX | | 117 | 228 <sub>H</sub> | LINR8 | Yes | 117 | LIN USART 8 RX | | 118 | 224 <sub>H</sub> | LINT8 | Yes | 118 | LIN USART 8 TX | | 119 | 220 <sub>H</sub> | - | - | 119 | Reserved | | 120 | 21C <sub>H</sub> | - | - | 120 | Reserved | | 121 | 218 <sub>H</sub> | - | - | 121 | Reserved | | Vector<br>Number | Offset in<br>Vector Table | Vector Name Cleared by ICR to DMA Program | | Description | | |------------------|---------------------------|--------------------------------------------|-----|-------------|------------------------------------| | 122 | 214 <sub>H</sub> | - | - | 122 | Reserved | | 123 | 210 <sub>H</sub> | - | - | 123 | Reserved | | 124 | 20C <sub>H</sub> | - | - | 124 | Reserved | | 125 | 208 <sub>H</sub> | - | - | 125 | Reserved | | 126 | 204 <sub>H</sub> | - | - | 126 | Reserved | | 127 | 200н | - | - | 127 | Reserved | | 128 | 1FC <sub>H</sub> | - | - | 128 | Reserved | | 129 | 1F8 <sub>H</sub> | - | - | 129 | Reserved | | 130 | 1F4 <sub>H</sub> | - | - | 130 | Reserved | | 131 | 1F0 <sub>H</sub> | - | - | 131 | Reserved | | 132 | 1EC <sub>H</sub> | - | - | 132 | Reserved | | 133 | 1E8 <sub>H</sub> | FLASHA | Yes | 133 | Flash memory A interrupt | | 134 | 1E4 <sub>H</sub> | - | - | 134 | Reserved | | 135 | 1E0 <sub>H</sub> | - | - | 135 | Reserved | | 136 | 1DC <sub>H</sub> | - | - | 136 | Reserved | | 137 | 1D8 <sub>H</sub> | QPRC0 | Yes | 137 | Quad Position/Revolution counter 0 | | 138 | 1D4 <sub>H</sub> | QPRC1 | Yes | 138 | Quad Position/Revolution counter 1 | | 139 | 1D0 <sub>H</sub> | ADCRC0 | No | 139 | A/D Converter 0 - Range Comparator | | 140 | 1CC <sub>H</sub> | - | - | 140 | Reserved | | 141 | 1C8 <sub>H</sub> | - | - | 141 | Reserved | | 142 | 1C4 <sub>H</sub> | - | - | 142 | Reserved | | 143 | 1C0 <sub>H</sub> | - | - | 143 | Reserved | # 12. Handling Precautions Any semiconductor devices have inherently a certain rate of failure. The possibility of failure is greatly affected by the conditions in which they are used (circuit conditions, environmental conditions, etc.). This page describes precautions that must be observed to minimize the chance of failure and to obtain higher reliability from your Cypress semiconductor devices. #### 12.1 Precautions for Product Design This section describes precautions when designing electronic equipment using semiconductor devices. #### ■ Absolute Maximum Ratings Semiconductor devices can be permanently damaged by application of stress (voltage, current, temperature, etc.) in excess of certain established limits, called absolute maximum ratings. Do not exceed these ratings. #### ■ Recommended Operating Conditions Recommended operating conditions are normal operating ranges for the semiconductor device. All the device's electrical characteristics are warranted when operated within these ranges. Always use semiconductor devices within the recommended operating conditions. Operation outside these ranges may adversely affect reliability and could result in device failure. No warranty is made with respect to uses, operating conditions, or combinations not represented on the data sheet. Users considering application outside the listed conditions are advised to contact their sales representative beforehand. # ■ Processing and Protection of Pins These precautions must be followed when handling the pins which connect semiconductor devices to power supply and input/output functions. #### 1. Preventing Over-Voltage and Over-Current Conditions Exposure to voltage or current levels in excess of maximum ratings at any pin is likely to cause deterioration within the device, and in extreme cases leads to permanent damage of the device. Try to prevent such overvoltage or over-current conditions at the design stage. ### 2. Protection of Output Pins Shorting of output pins to supply pins or other output pins, or connection to large capacitance can cause large current flows. Such conditions if present for extended periods of time can damage the device. Therefore, avoid this type of connection. #### Handling of Unused Input Pins Unconnected input pins with very high impedance levels can adversely affect stability of operation. Such pins should be connected through an appropriate resistance to a power supply pin or ground pin. #### ■ Latch-up Semiconductor devices are constructed by the formation of P-type and N-type areas on a substrate. When subjected to abnormally high voltages, internal parasitic PNPN junctions (called thyristor structures) may be formed, causing large current levels in excess of several hundred mA to flow continuously at the power supply pin. This condition is called latch-up. Document Number: 002-04709 Rev.\*D Page 26 of 64 #### **CAUTION:** The occurrence of latch-up not only causes loss of reliability in the semiconductor device, but can cause injury or damage from high heat, smoke or flame. To prevent this from happening, do the following: - 1. Be sure that voltages applied to pins do not exceed the absolute maximum ratings. This should include attention to abnormal noise, surge levels, etc. - Be sure that abnormal current flows do not occur during the power-on sequence. - Observance of Safety Regulations and Standards Most countries in the world have established standards and regulations regarding safety, protection from electromagnetic interference, etc. Customers are requested to observe applicable regulations and standards in the design of products. #### ■ Fail-Safe Design Any semiconductor devices have inherently a certain rate of failure. You must protect against injury, damage or loss from such failures by incorporating safety design measures into your facility and equipment such as redundancy, fire protection, and prevention of over-current levels and other abnormal operating conditions. #### ■ Precautions Related to Usage of Devices Cypress semiconductor devices are intended for use in standard applications (computers, office automation and other office equipment, industrial, communications, and measurement equipment, personal or household devices, etc.). #### **CAUTION:** Customers considering the use of our products in special applications where failure or abnormal operation may directly affect human lives or cause physical injury or property damage, or where extremely high levels of reliability are demanded (such as aerospace systems, atomic energy controls, sea floor repeaters, vehicle operating controls, medical devices for life support, etc.) are requested to consult with sales representatives before such use. The company will not be responsible for damages arising from such use without prior approval. # 12.2 Precautions for Package Mounting Package mounting may be either lead insertion type or surface mount type. In either case, for heat resistance during soldering, you should only mount under Cypress's recommended conditions. For detailed information about mount conditions, contact your sales representative. ### ■ Lead Insertion Type Mounting of lead insertion type packages onto printed circuit boards may be done by two methods: direct soldering on the board, or mounting by using a socket. Direct mounting onto boards normally involves processes for inserting leads into through-holes on the board and using the flow soldering (wave soldering) method of applying liquid solder. In this case, the soldering process usually causes leads to be subjected to thermal stress in excess of the absolute ratings for storage temperature. Mounting processes should conform to Cypress recommended mounting conditions. If socket mounting is used, differences in surface treatment of the socket contacts and IC lead surfaces can lead to contact deterioration after long periods. For this reason it is recommended that the surface treatment of socket contacts and IC leads be verified before mounting. Document Number: 002-04709 Rev.\*D Page 27 of 64 Page 28 of 64 #### ■ Surface Mount Type Surface mount packaging has longer and thinner leads than lead-insertion packaging, and therefore leads are more easily deformed or bent. The use of packages with higher pin counts and narrower pin pitch results in increased susceptibility to open connections caused by deformed pins, or shorting due to solder bridges. You must use appropriate mounting techniques. Cypress recommends the solder reflow method, and has established a ranking of mounting conditions for each product. Users are advised to mount packages in accordance with Cypress ranking of recommended conditions. # ■ Lead-Free Packaging #### **CAUTION:** When ball grid array (BGA) packages with Sn-Ag-Cu balls are mounted using Sn-Pb eutectic soldering, junction strength may be reduced under some conditions of use. #### ■ Storage of Semiconductor Devices Because plastic chip packages are formed from plastic resins, exposure to natural environmental conditions will cause absorption of moisture. During mounting, the application of heat to a package that has absorbed moisture can cause surfaces to peel, reducing moisture resistance and causing packages to crack. To prevent, do the following: - 1. Avoid exposure to rapid temperature changes, which cause moisture to condense inside the product. Store products in locations where temperature changes are slight. - 2. Use dry boxes for product storage. Products should be stored below 70% relative humidity, and at temperatures between 5°C and 30°C.When you open Dry Package that recommends humidity 40% to 70% relative humidity. - 3. When necessary, Cypress packages semiconductor devices in highly moisture-resistant aluminum laminate bags, with a silica gel desiccant. Devices should be sealed in their aluminum laminate bags for storage. - 4. Avoid storing packages where they are exposed to corrosive gases or high levels of dust. #### Baking Packages that have absorbed moisture may be de-moisturized by baking (heat drying). Follow the Cypress recommended conditions for baking. Condition: 125°C/24 h #### ■ Static Electricity Because semiconductor devices are particularly susceptible to damage by static electricity, you must take the following precautions: - 1. Maintain relative humidity in the working environment between 40% and 70%. Use of an apparatus for ion generation may be needed to remove electricity. - 2. Electrically ground all conveyors, solder vessels, soldering irons and peripheral equipment. - Eliminate static body electricity by the use of rings or bracelets connected to ground through high resistance (on the level of 1 MΩ). Wearing of conductive clothing and shoes, use of conductive floor mats and other measures to minimize shock loads is recommended. - 4. Ground all fixtures and instruments, or protect with anti-static measures. - 5. Avoid the use of styro foam or other highly static-prone materials for storage of completed board assemblies. # 12.3 Precautions for Use Environment Reliability of semiconductor devices depends on ambient temperature and other conditions as described above. For reliable performance, do the following: 1. Humidity Prolonged use in high humidity can lead to leakage in devices as well as printed circuit boards. If high humidity levels are anticipated, consider anti-humidity processing. 2. Discharge of Static Electricity When high-voltage charges exist close to semiconductor devices, discharges can cause abnormal operation. In such cases, use anti-static measures or processing to prevent discharges. 3. Corrosive Gases, Dust, or Oil Exposure to corrosive gases or contact with dust or oil may lead to chemical reactions that will adversely affect the device. If you use devices in such conditions, consider ways to prevent such exposure or to protect the devices. 4. Radiation, Including Cosmic Radiation Most devices are not designed for environments involving exposure to radiation or cosmic radiation. Users should provide shielding as appropriate. 5. Smoke, Flame #### **CAUTION:** Plastic molded devices are flammable, and therefore should not be used near combustible substances. If devices begin to smoke or burn, there is danger of the release of toxic gases. Customers considering the use of Cypress products in other special environmental conditions should consult with sales representatives. Document Number: 002-04709 Rev.\*D Page 29 of 64 # 13. Handling Devices ### **Special Care is Required for the Following when Handling the Device:** - Latch-up prevention - Unused pins handling - External clock usage - Notes on PLL clock mode operation - Power supply pins (Vcc/Vss) - Crystal oscillator and ceramic resonator circuit - Turn on sequence of power supply to A/D converter and analog inputs - Pin handling when not using the A/D converter - Notes on Power-on - Stabilization of power supply voltage - Serial communication - Mode Pin (MD) # 13.1 Latch-Up Prevention CMOS IC chips may suffer latch-up under the following conditions: - A voltage higher than V<sub>CC</sub> or lower than V<sub>SS</sub> is applied to an input or output pin. - A voltage higher than the rated voltage is applied between Vcc pins and Vss pins. - The AV<sub>CC</sub> power supply is applied before the V<sub>CC</sub> voltage. Latch-up may increase the power supply current dramatically, causing thermal damages to the device. For the same reason, extra care is required to not let the analog power-supply voltage (AV<sub>CC</sub>, AVRH) exceed the digital power-supply voltage. #### 13.2 Unused Pins Handling Unused input pins can be left open when the input is disabled (corresponding bit of Port Input Enable register PIER = 0). Leaving unused input pins open when the input is enabled may result in misbehavior and possible permanent damage of the device. To prevent latch-up, they must therefore be pulled up or pulled down through resistors which should be more than $2k\Omega$ . Unused bidirectional pins can be set either to the output state and be then left open, or to the input state with either input disabled or external pull-up/pull-down resistor as described above. #### 13.3 External Clock Usage The permitted frequency range of an external clock depends on the oscillator type and configuration. See AC Characteristics for detailed modes and frequency limits. Single and opposite phase external clocks must be connected as follows: #### 13.3.1 Single Phase External Clock for Main Oscillator When using a single phase external clock for the Main oscillator, X0 pin must be driven and X1 pin left open. And supply 1.8V power to the external clock. #### 13.3.2 Single Phase External Clock for Sub Oscillator When using a single phase external clock for the Sub oscillator, "External clock mode" must be selected and X0A/P04\_0 pin must be driven. X1A/P04\_1 pin can be configured as GPIO. ### 13.3.3 Opposite Phase External Clock When using an opposite phase external clock, X1 (X1A) pins must be supplied with a clock signal which has the opposite phase to the X0 (X0A) pins. Supply level on X0 and X1 pins must be 1.8V. # 13.4 Notes on PLL Clock Mode Operation If the microcontroller is operated with PLL clock mode and no external oscillator is operating or no external clock is supplied, the microcontroller attempts to work with the free oscillating PLL. Performance of this operation, however, cannot be guaranteed. #### 13.5 Power Supply Pins (Vcc/Vss) It is required that all $V_{CC}$ -level as well as all $V_{SS}$ -level power supply pins are at the same potential. If there is more than one $V_{CC}$ or $V_{SS}$ level, the device may operate incorrectly or be damaged even within the guaranteed operating range. Vcc and Vss pins must be connected to the device from the power supply with lowest possible impedance. The smoothing capacitor at Vcc pin must use the one of a capacity value that is larger than Cs. Besides this, as a measure against power supply noise, it is required to connect a bypass capacitor of about $0.1\mu F$ between Vcc and Vss pins as close as possible to Vcc and Vss pins. #### 13.6 Crystal Oscillator and ceramic resonator Circuit Noise at X0, X1 pins or X0A, X1A pins might cause abnormal operation. It is required to provide bypass capacitors with shortest possible distance to X0, X1 pins and X0A, X1A pins, crystal oscillator (or ceramic resonator) and ground lines, and, to the utmost effort, that the lines of oscillation circuit do not cross the lines of other circuits. It is highly recommended to provide a printed circuit board art work surrounding X0, X1 pins and X0A, X1A pins with a ground area for stabilizing the operation. It is highly recommended to evaluate the quartz/MCU or resonator/MCU system at the quartz or resonator manufacturer, especially when using low-Q resonators at higher frequencies. Document Number: 002-04709 Rev.\*D Page **31** of 64 # 13.7 Turn on Sequence of Power Supply to A/D Converter and Analog Inputs It is required to turn the A/D converter power supply (AV<sub>CC</sub>, AVRH) and analog inputs (ANn) on after turning the digital power supply (V<sub>CC</sub>) on. It is also required to turn the digital power off after turning the A/D converter supply and analog inputs off. In this case, AVRH must not exceed $AV_{CC}$ Input voltage for ports shared with analog input ports also must not exceed $AV_{CC}$ (turning the analog and digital power supplies simultaneously on or off is acceptable) #### 13.8 Pin Handling when Not Using the A/D Converter If the A/D converter is not used, the power supply pins for A/D converter should be connected such as $AV_{CC} = V_{CC} AV_{SS} = AVRH = V_{SS}$ . #### 13.9 Notes on Power-on To prevent malfunction of the internal voltage regulator, supply voltage profile while turning the power supply on should be slower than $50\mu s$ from 0.2V to 2.7V. #### 13.10Stabilization of Power Supply Voltage If the power supply voltage varies acutely even within the operation safety range of the $V_{CC}$ power supply voltage, a malfunction may occur. The $V_{CC}$ power supply voltage must therefore be stabilized. As stabilization guidelines, the power supply voltage must be stabilized in such a way that $V_{CC}$ ripple fluctuations (peak to peak value) in the commercial frequencies (50Hz to 60Hz) fall within 10% of the standard $V_{CC}$ power supply voltage and the transient fluctuation rate becomes $0.1V/\mu s$ or less in instantaneous fluctuation for power supply switching. #### 13.11 Serial Communication There is a possibility to receive wrong data due to noise or other causes on the serial communication. Therefore, design a printed circuit board so as to avoid noise. Consider receiving of wrong data when designing the system. For example apply a checksum and retransmit the data if an error occurs. ### 13.12Mode Pin (MD) Connect the mode pin directly to Vcc or Vss pin. To prevent the device unintentionally entering test mode due to noise, lay out the printed circuit board so as to minimize the distance from the mode pin to Vcc or Vss pin and provide a low-impedance connection. # 14. Electrical Characteristics # 14.1 Absolute Maximum Ratings | | | 0 1111 | R | ating | | | | |--------------------------------------------|----------------------|-------------------------|-----------------------|-----------------------|------|-----------------------------------------------------|--| | Parameter | Symbol | Condition | Min | Max | Unit | Remarks | | | Power supply voltage <sup>[1]</sup> | V <sub>CC</sub> | - | V <sub>SS</sub> - 0.3 | V <sub>SS</sub> + 6.0 | V | | | | Analog power supply voltage <sup>[1]</sup> | AV <sub>CC</sub> | - | V <sub>SS</sub> - 0.3 | V <sub>SS</sub> + 6.0 | V | $V_{CC} = AV_{CC}^{[2]}$ | | | Analog reference voltage <sup>[1]</sup> | AVRH | - | V <sub>SS</sub> - 0.3 | V <sub>SS</sub> + 6.0 | V | AV <sub>CC</sub> ≥ AVRH,<br>AVRH ≥ AV <sub>SS</sub> | | | Input voltage[1] | Vi | - | V <sub>SS</sub> - 0.3 | V <sub>SS</sub> + 6.0 | V | $V_1 \le V_{CC} + 0.3V^{[3]}$ | | | Output voltage <sup>[1]</sup> | Vo | - | V <sub>SS</sub> - 0.3 | V <sub>SS</sub> + 6.0 | V | $V_0 \le V_{CC} + 0.3V^{[3]}$ | | | Maximum Clamp<br>Current | I <sub>CLAMP</sub> | - | -4.0 | +4.0 | mA | Applicable to general purpose I/O pins [4] | | | Total Maximum Clamp<br>Current | Σ I <sub>CLAMP</sub> | - | - | 13 | mA | Applicable to general purpose I/O pins [4] | | | "L" level maximum output current | I <sub>OL</sub> | - | - | 15 | mA | | | | "L" level average output current | I <sub>OLAV</sub> | - | - | 4 | mA | | | | "L" level maximum overall output current | ΣI <sub>OL</sub> | - | - | 32 | mA | | | | "L" level average overall output current | ΣI <sub>OLAV</sub> | - | - | 16 | mA | | | | "H" level maximum output current | I <sub>OH</sub> | - | - | -15 | mA | | | | "H" level average output current | I <sub>OHAV</sub> | - | - | -4 | mA | | | | "H" level maximum overall output current | Σι <sub>οн</sub> | - | - | -32 | mA | | | | "H" level average overall output current | ΣI <sub>OHAV</sub> | - | - | -16 | mA | | | | Power consumption <sup>[5]</sup> | P <sub>D</sub> | T <sub>A</sub> = +125°C | - | 284 <sup>[6]</sup> | mW | | | | Operating ambient temperature | T <sub>A</sub> | - | -40 | +125 <sup>[7]</sup> | °C | | | | Storage temperature | T <sub>STG</sub> | - | -55 | +150 | °C | | | <sup>[1]:</sup> This parameter is based on $V_{SS} = AV_{SS} = 0V$ . [2]: $AV_{CC}$ and $V_{CC}$ must be set to the same voltage. It is required that $AV_{CC}$ does not exceed $V_{CC}$ and that the voltage at the analog inputs does not exceed $AV_{CC}$ when the power is switched on. [3]: $V_I$ and $V_O$ should not exceed $V_{CC}$ + 0.3V. $V_I$ should also not exceed the specified ratings. However if the maximum current to/from an input is limited by some means with external components, the $I_{CLAMP}$ rating supersedes the $V_I$ rating. Input/Output voltages of standard ports depend on $V_{CC}$ . [4]: - Applicable to all general purpose I/O pins (Pnn\_m). - Use within recommended operating conditions. - Use at DC voltage (current). - The +B signal should always be applied a limiting resistance placed between the +B signal and the microcontroller. - The value of the limiting resistance should be set so that when the +B signal is applied the input current to microcontroller pin does not exceed rated values, either instantaneously or for prolonged periods. Document Number: 002-04709 Rev.\*D Page 33 of 64 - Note that when the microcontroller drive current is low, such as in the power saving modes, the +B input potential may pass through the protective diode and increase the potential at the VCC pin, and this may affect other devices. - Note that if a +B signal is input when the microcontroller power supply is off (not fixed at 0V), the power supply is provided from the pins, so that incomplete operation may result. - Note that if the +B input is applied during power-on, the power supply is provided from the pins and the resulting supply voltage may not be sufficient to operate the Power reset. - The DEBUG I/F pin has only a protective diode against VSS. Hence it is only permitted to input a negative clamping current (4mA). For protection against positive input voltages, use an external clamping diode which limits the input voltage to maximum 6.0V. Sample recommended circuits: [5]: The maximum permitted power dissipation depends on the ambient temperature, the air flow velocity and the thermal conductance of the package on the PCB. The actual power dissipation depends on the customer application and can be calculated as follows: $P_D = P_{IO} + P_{INT}$ $P_{IO} = \Sigma (V_{OL} \times I_{OL} + V_{OH} \times I_{OH})$ (I/O load power dissipation, sum is performed on all I/O ports) $P_{INT} = V_{CC} \times (I_{CC} + I_A)$ (internal power dissipation) $I_{\text{CC}}$ is the total core current consumption into $V_{\text{CC}}$ as described in the "DC characteristics" and depends on the selected operation mode and clock frequency and the usage of functions like Flash programming. IA is the analog current consumption into AVCC. - [6]: Worst case value for a package mounted on single layer PCB at specified TA without air flow. - [7]: Write/erase to a large sector in flash memory is warranted with T<sub>A</sub> ≤ + 105°C. ### **WARNING:** Semiconductor devices can be permanently damaged by application of stress (voltage, current, temperature, etc.) in excess of absolute maximum ratings. Do not exceed these ratings. # 14.2 Recommended Operating Conditions $(V_{SS} = AV_{SS} = 0V)$ | D | 0 | Value | | | 1114 | | | |------------------------------|----------------------|-------|------------|-----|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Parameter | Symbol | Min | Тур | Max | Unit | Remarks | | | Power supply voltage | \/ ^\/ | 2.7 | - | 5.5 | V | | | | Fower supply voltage | $V_{CC}$ , $AV_{CC}$ | 2.0 | - | 5.5 | V | Maintains RAM data in stop mode | | | Smoothing capacitor at C pin | Cs | 0.5 | 1.0 to 3.9 | 4.7 | μF | 1.0µF (Allowance within ± 50%) 3.9µF (Allowance within ± 20%) Please use the ceramic capacitor or the capacitor of the frequency response of this level. The smoothing capacitor at V <sub>CC</sub> must use the one of a capacity value that is larger than C <sub>S</sub> . | | # **WARNING:** The recommended operating conditions are required in order to ensure the normal operation of the semiconductor device. All of the device's electrical characteristics are warranted when the device is operated within these ranges. Always use semiconductor devices within their recommended operating condition ranges. Operation outside these ranges may adversely affect reliability and could result in device failure. No warranty is made with respect to uses, operating conditions, or combinations not represented on the data sheet. Users considering application outside the listed conditions are advised to contact their representatives beforehand. Document Number: 002-04709 Rev.\*D Page 35 of 64 # 14.3 DC Characteristics # 14.3.1 Current Rating $(V_{CC} = AV_{CC} = 2.7V \text{ to } 5.5V, V_{SS} = AV_{SS} = 0V, T_A = -40^{\circ}C \text{ to } + 125^{\circ}C)$ | Damamatan | | Pin | = 0V, I <sub>A</sub> = - 40°C to + 125°C) | Value | | | 1114 | | |--------------------------------------------------|---------------------|-----------------------------------------------------|------------------------------------------------------------------------------------------|-------|-----|-----|-------------------------|-------------------------| | Parameter | Symbol | Name | Conditions | Min | Тур | Max | Unit | Remarks | | | | | PLL Run mode with CLKS1/2 = | - | 25 | 1 | mA | T <sub>A</sub> = +25°C | | | I <sub>CCPLL</sub> | | CLKB = CLKP1/2 = 32MHz Flash 0 wait (CLKRC and CLKSC stopped) | - | - | 34 | mA | T <sub>A</sub> = +105°C | | | | | (CERRC and CERSC Stopped) | - | - | 35 | mA | T <sub>A</sub> = +125°C | | | | | Main Run mode with CLKS1/2 = CLKB = CLKP1/2 = 4MHz | - | 3.5 | - | mA | T <sub>A</sub> = +25°C | | | I <sub>CCMAIN</sub> | | Flash 0 wait (CLKPLL, CLKSC and CLKRC | - | - | 7.5 | mA | T <sub>A</sub> = +105°C | | | | | stopped) | - | - | 8.5 | mA | T <sub>A</sub> = +125°C | | Power supply current in Run modes <sup>[1]</sup> | | RC Run mode with CLKS1/2 = CLKB = CLKP1/2 = CLKRC = | - | 1.7 | - | mA | T <sub>A</sub> = +25°C | | | | I <sub>CCRCH</sub> | Vcc | 2MHz Flash 0 wait (CLKMC, CLKPLL and CLKSC | - | - | 5.5 | mA | T <sub>A</sub> = +105°C | | | | stopped) | - | - | 6.5 | mA | T <sub>A</sub> = +125°C | | | IccrcL | | RC Run mode with CLKS1/2 = CLKB = CLKP1/2 = CLKRC = | - | 0.15 | - | mA | T <sub>A</sub> = +25°C | | | | I <sub>CCRCL</sub> | ICCRCL | 100kHz Flash 0 wait (CLKMC, CLKPLL and CLKSC | - | - | 3.2 | mA | T <sub>A</sub> = +105°C | | | | | stopped) | - | - | 4.2 | mA | T <sub>A</sub> = +125°C | | | | I <sub>CCSUB</sub> | Sub Run mode with CLKS1/2 = CLKB = CLKP1/2 = 32kHz Flash 0 wait (CLKMC, CLKPLL and CLKRC | - | 0.1 | - | mA | T <sub>A</sub> = +25°C | | | I <sub>CCSUB</sub> | | | - | - | 3 | mA | T <sub>A</sub> = +105°C | | | | | stopped) | - | - | 4 | mA | T <sub>A</sub> = +125°C | | | | Pin | | | Value | | | | |----------------------------------------------------------|---------------------|-------------------------------------------------------------------------------------|---------------------------------------------------------------------------|-----|-------|-------------------------|-------------------------|-------------------------| | Parameter | Symbol | Nam<br>e | Conditions | Min | Тур | Max | Unit | Remarks | | | | | DI I. Class made with | - | 6.5 | - | mA | T <sub>A</sub> = +25°C | | | I <sub>CCSPLL</sub> | | PLL Sleep mode with CLKS1/2 = CLKP1/2 = 32MHz | - | - | 13 | mA | T <sub>A</sub> = +105°C | | I <sub>CCSMAIN</sub> | | (CLKRC and CLKSC stopped) | - | - | 14 | mA | T <sub>A</sub> = +125°C | | | | | | Main Sleep mode with | - | 0.9 | - | mA | T <sub>A</sub> = +25°C | | | | CLKS1/2 = CLKP1/2 = 4MHz,<br>SMCR:LPMSS = 0<br>(CLKPLL, CLKRC and CLKSC<br>stopped) | - | - | 4 | mA | T <sub>A</sub> = +105°C | | | | | | - | - | 5 | mA | T <sub>A</sub> = +125°C | | | | | lccsrch Vcc | RC Sleep mode with CLKS1/2 = CLKP1/2 = CLKRC = 2MHz, | - | 0.5 | - | mA | T <sub>A</sub> = +25°C | | Power supply<br>current in Sleep<br>modes <sup>[1]</sup> | I <sub>CCSRCH</sub> | | SMCR:LPMSS = 0 (CLKMC, CLKPLL and CLKSC stopped) | - | 1 | 3.5 | mA | T <sub>A</sub> = +105°C | | | | | | - | 1 | 4.5 | mA | T <sub>A</sub> = +125°C | | | | | RC Sleep mode with CLKS1/2 = | - | 0.06 | - | mA | T <sub>A</sub> = +25°C | | | I <sub>CCSRCL</sub> | | CLKP1/2 = CLKRC = 100kHz<br>(CLKMC, CLKPLL and CLKSC | - | - | 2.7 | mA | T <sub>A</sub> = +105°C | | | | | stopped) | - | - | 3.7 | mA | T <sub>A</sub> = +125°C | | | | | Sub Sleep mode with CLKS1/2 = CLKP1/2 = 32kHz, (CLKMC, CLKPLL and CLKRC | - | 0.04 | - | mA | T <sub>A</sub> = +25°C | | | I <sub>CCSSUB</sub> | | | - | - | 2.5 | mA | T <sub>A</sub> = +105°C | | stopped) | stopped) | - | - | 3.5 | mA | T <sub>A</sub> = +125°C | | | Page 38 of 64 | | | Pin | | | Value | | | | |----------------------------------------------------|------------------------|-------------------------|--------------------------------------------------------------|-----|-------|------|-------------------------|-------------------------| | Parameter | Symbol | Name | Conditions | Min | Тур | Max | Unit | Remarks | | | | | | - | 1800 | 2245 | μΑ | T <sub>A</sub> = +25°C | | | I <sub>CCTPLL</sub> | | PLL Timer mode with CLKPLL = 32MHz (CLKRC and CLKSC stopped) | - | - | 3165 | μΑ | T <sub>A</sub> = +105°C | | | | | S.Oppou) | - | - | 3975 | μΑ | T <sub>A</sub> = +125°C | | | | | Main Timer mode with CLKMC = 4MHz, | - | 285 | 325 | μΑ | T <sub>A</sub> = +25°C | | | I <sub>CCTMAIN</sub> | | SMCR:LPMSS = 0 | - | - | 1085 | μΑ | T <sub>A</sub> = +105°C | | | | | (CLKPLL, CLKRC and CLKSC stopped) | - | = | 1930 | μΑ | T <sub>A</sub> = +125°C | | | | | RC Timer mode with | - | 160 | 210 | μΑ | T <sub>A</sub> = +25°C | | Power supply current in Timer modes <sup>[2]</sup> | I <sub>CCTRCH</sub> | Vcc | CLKRC = 2MHz,<br>SMCR:LPMSS = 0 (CLKPLL, | - | - | 1025 | μΑ | T <sub>A</sub> = +105°C | | Timer modes | | | CLKMC and CLKSC stopped) | - | - | 1840 | μA | T <sub>A</sub> = +125°C | | I <sub>CCTRCL</sub> | | | RC Timer mode with | - | 35 | 75 | μA | T <sub>A</sub> = +25°C | | | | CLKRC = 100kHz (CLKPLL, | - | - | 855 | μA | T <sub>A</sub> = +105°C | | | | | | CLKMC and CLKSC stopped) | - | - | 1640 | μA | T <sub>A</sub> = +125°C | | | | | Sub Timer mode with | - | 25 | 65 | μΑ | T <sub>A</sub> = +25°C | | | I <sub>CCTSUB</sub> | | CLKSC = 32kHz (CLKMC, | - | - | 830 | μΑ | T <sub>A</sub> = +105°C | | | | | CLKPLL and CLKRC stopped) | - | - | 1620 | μА | T <sub>A</sub> = +125°C | | Power supply | | | | - | 20 | 55 | μΑ | T <sub>A</sub> = +25°C | | current in Stop | I <sub>CCH</sub> | | - | - | - | 825 | μΑ | T <sub>A</sub> = +105°C | | mode <sup>[3]</sup> | | | | - | - | 1615 | μΑ | T <sub>A</sub> = +125°C | | Flash Power<br>Down current | I <sub>CCFLASHPD</sub> | | - | - | 36 | 70 | μΑ | | | Power supply current | | Vcc | | - | 5 | - | μΑ | T <sub>A</sub> = +25°C | | for active Low Voltage detector <sup>[4]</sup> | I <sub>CCLVD</sub> | | Low voltage detector enabled | - | - | 12.5 | μΑ | T <sub>A</sub> = +125°C | | Flash Write/ | | 1 | | - | 12.5 | - | mA | T <sub>A</sub> = +25°C | | Erase current <sup>[5]</sup> | ICCFLASH | | - | - | - | 20 | mA | T <sub>A</sub> = +125°C | <sup>[1]:</sup> The power supply current is measured with a 4MHz external clock connected to the Main oscillator and a 32kHz external clock connected to the Sub oscillator. See chapter "Standby mode and voltage regulator control circuit" of the Hardware Manual for further details about voltage regulator control. Current for "On Chip Debugger" part is not included. Power supply current in Run mode does not include Flash Write / Erase current. [2]: The power supply current in Timer mode is the value when Flash is in Power-down / reset mode. When Flash is not in Power-down / reset mode, ICCFLASHPD must be added to the Power supply current. The power supply current is measured with a 4MHz external clock connected to the Main oscillator and a 32kHz external clock connected to the Sub oscillator. The current for "On Chip Debugger" part is not included. [3]: The power supply current in Stop mode is the value when Flash is in Power-down / reset mode. When Flash is not in Power-down / reset mode, ICCFLASHPD must be added to the Power supply current. - [4]: When low voltage detector is enabled, I<sub>CCLVD</sub> must be added to Power supply current. - [5]: When Flash Write / Erase program is executed, IccFLASH must be added to Power supply current. Document Number: 002-04709 Rev.\*D ### 14.3.2 Pin Characteristics $(V_{CC} = AV_{CC} = 2.7V \text{ to } 5.5V, V_{SS} = AV_{SS} = 0V, T_A = -40^{\circ}\text{C to } + 125^{\circ}\text{C})$ | | | | 0V, I <sub>A</sub> = - 40°C to + | | Value | | | _ | |--------------------------------|---------------------|------------------------------------------------------|---------------------------------------------------------------------------------------|-----------------------|-------|-----------------------|------|-----------------------------| | Parameter | Symbol | Pin Name | Conditions | Min | Тур | Max | Unit | Remarks | | | | 5 | - | V <sub>cc</sub> ×0.7 | - | V <sub>CC</sub> + 0.3 | V | CMOS Hysteresis input | | | V <sub>IH</sub> | Port inputs<br>Pnn_m | - | V <sub>CC</sub> ×0.8 | - | V <sub>CC</sub> + 0.3 | ٧ | AUTOMOTIVE Hysteresis input | | "H" level input | V <sub>IHX0S</sub> | X0 | External clock in "Fast Clock Input mode" | VD×0.8 | - | VD | V | VD=1.8V±0.15V | | voltage | V <sub>IHX0AS</sub> | X0A | External clock in "Oscillation mode" | V <sub>CC</sub> ×0.8 | - | V <sub>CC</sub> + 0.3 | V | | | | $V_{IHR}$ | RSTX | - | V <sub>CC</sub> ×0.8 | - | V <sub>CC</sub> + 0.3 | V | CMOS Hysteresis input | | | $V_{IHM}$ | MD | - | V <sub>CC</sub> - 0.3 | - | V <sub>cc</sub> + 0.3 | V | CMOS Hysteresis input | | | V <sub>IHD</sub> | DEBUG I/F | - | 2.0 | - | V <sub>CC</sub> + 0.3 | V | TTL Input | | | | | - | V <sub>SS</sub> - 0.3 | _ | V <sub>cc</sub> ×0.3 | V | CMOS Hysteresis input | | | V <sub>IL</sub> | Port inputs<br>Pnn_m | - | V <sub>SS</sub> - 0.3 | - | V <sub>CC</sub> ×0.5 | V | AUTOMOTIVE Hysteresis input | | "L" level input | V <sub>ILX0S</sub> | Х0 | External clock in<br>"Fast Clock Input<br>mode" | V <sub>SS</sub> | - | VD×0.2 | V | VD=1.8V±0.15V | | voltage | V <sub>ILX0AS</sub> | X0A | External clock in "Oscillation mode" | V <sub>SS</sub> - 0.3 | - | V <sub>CC</sub> ×0.2 | V | | | | $V_{ILR}$ | RSTX | - | V <sub>SS</sub> - 0.3 | - | V <sub>CC</sub> ×0.2 | V | CMOS Hysteresis input | | | V <sub>ILM</sub> | MD | - | V <sub>SS</sub> - 0.3 | - | V <sub>SS</sub> + 0.3 | V | CMOS Hysteresis input | | | $V_{ILD}$ | DEBUG I/F | - | V <sub>SS</sub> - 0.3 | - | 0.8 | V | TTL Input | | "H" level<br>output voltage | V <sub>OH4</sub> | 4mA type | $I_{OH} = -4mA$<br>$I_{OH} = -4mA$<br>$I_{OH} = -1.5mA$ | V <sub>cc</sub> - 0.5 | - | Vcc | V | | | "L" level | V <sub>OL4</sub> | 4mA type | $4.5V \le V_{CC} \le 5.5V$ $I_{OL} = +4mA$ $2.7V \le V_{CC} < 4.5V$ $I_{OL} = +1.7mA$ | | - | 0.4 | V | | | | V <sub>OLD</sub> | DEBUG I/F | $V_{CC} = 2.7V$ $I_{OL} = +25mA$ | 0 | - | 0.25 | V | | | Input leak<br>current | I <sub>IL</sub> | Pnn_m | $V_{SS} < V_I < V_{CC}$<br>$AV_{SS} < V_I < AV_{CC}$ ,<br>AVRH | - 1 | - | + 1 | μA | | | Pull-up<br>resistance<br>value | R <sub>PU</sub> | Pnn_m | V <sub>CC</sub> = 5.0V ±10% | 25 | 50 | 100 | kΩ | _ | | Input capacitance | C <sub>IN</sub> | Other than<br>C, Vcc,<br>Vss, AVcc,<br>AVss,<br>AVRH | - | - | 5 | 15 | pF | | ### 14.4 AC Characteristics #### 14.4.1 Main Clock Input Characteristics $(V_{CC} = AV_{CC} = 2.7V \text{ to } 5.5V, VD=1.8V\pm0.15V, V_{SS} = AV_{SS} = 0V, T_A = -40^{\circ}C \text{ to } + 125^{\circ}C)$ | B | Oh. al | Pin | | Value | | 1114 | Barranta | |-------------------------|-----------------------------------|------|-----|-------|-----|------|------------------------------------------------------------------------------| | Parameter | Symbol | Name | Min | Тур | Max | Unit | Remarks | | | | | 4 | - | 8 | MHz | When using a crystal oscillator, PLL off | | Input frequency | it frequency f <sub>C</sub> | | - | - | 8 | MHz | When using an opposite phase external clock, PLL off | | | | | 4 | - | 8 | MHz | When using a crystal oscillator or opposite phase external clock, PLL on | | land francisco | | X0 | - | - | 8 | MHz | When using a single phase external clock in "Fast Clock Input mode", PLL off | | Input frequency | f <sub>FCI</sub> | | 4 | - | 8 | MHz | When using a single phase external clock in "Fast Clock Input mode", PLL on | | Input clock cycle | t <sub>CYLH</sub> | - | 125 | - | - | ns | | | Input clock pulse width | P <sub>WH</sub> , P <sub>WL</sub> | - | 55 | - | - | ns | | Document Number: 002-04709 Rev.\*D ### 14.4.2 Sub Clock Input Characteristics $(V_{CC} = AV_{CC} = 2.7V \text{ to } 5.5V, V_{SS} = AV_{SS} = 0V, T_A = -40^{\circ}\text{C to } + 125^{\circ}\text{C})$ | D | 0 | Pin<br>Name | Conditions | | Value | | 1114 | Remarks | |---------------------------------|-------------------|-------------|----------------------------------------------------------------------------|--------|-------|-----|---------------------------------------------|------------------------------------------| | Parameter | Symbol | | | Min | Тур | Max | Unit | Remarks | | Input frequency f <sub>CL</sub> | V0.4 | - | - | 32.768 | - | kHz | When using an oscillation circuit | | | | X0A,<br>X1A | - | - | - | 100 | kHz | When using an opposite phase external clock | | | | | X0A | - | - | - | 50 | kHz | When using a single phase external clock | | Input clock cycle | t <sub>CYLL</sub> | - | - | 10 | - | - | μs | | | Input clock pulse width | - | - | P <sub>WH</sub> /t <sub>CYLL</sub> ,<br>P <sub>WL</sub> /t <sub>CYLL</sub> | 30 | - | 70 | % | | #### 14.4.3 Built-in RC Oscillation Characteristics ( $V_{CC} = AV_{CC} = 2.7V$ to 5.5V, $V_{SS} = AV_{SS} = 0V$ , $T_A = -40$ °C to + 125°C) | | | Value | | | | Barrantra | | |-----------------------------|---------------------|-------|-----|-----|------|------------------------------------------------------------------|--| | Parameter | Symbol | Min | Тур | Max | Unit | Remarks | | | Clock frequency | f <sub>RC</sub> | 50 | 100 | 200 | kHz | When using slow frequency of RC oscillator | | | Clock frequency | 'RC | 1 | 2 | 4 | MHz | When using fast frequency of RC oscillator | | | | | 80 | 160 | 320 | μs | When using slow frequency of RC oscillator (16 RC clock cycles) | | | RC clock stabilization time | t <sub>RCSTAB</sub> | 64 | 128 | 256 | μ\$ | When using fast frequency of RC oscillator (256 RC clock cycles) | | #### 14.4.4 Internal Clock Timing $(V_{CC} = AV_{CC} = 2.7V \text{ to } 5.5V, V_{SS} = AV_{SS} = 0V, T_A = -40^{\circ}C \text{ to } + 125^{\circ}C)$ | Parameter | Comple of | Va | 1114 | | | |----------------------------------------------------------------------------------|-----------------------------------------|-----|------|------|--| | Parameter | Symbol | Min | Max | Unit | | | Internal System clock frequency (CLKS1 and CLKS2) | f <sub>CLKS1</sub> , f <sub>CLKS2</sub> | - | 54 | MHz | | | Internal CPU clock frequency (CLKB), Internal peripheral clock frequency (CLKP1) | f <sub>CLKB</sub> , f <sub>CLKP1</sub> | - | 32 | MHz | | | Internal peripheral clock frequency (CLKP2) | f <sub>CLKP2</sub> | - | 32 | MHz | | Document Number: 002-04709 Rev.\*D Page **42** of 64 ### 14.4.5 Operating Conditions of PLL ( $V_{CC} = AV_{CC} = 2.7V$ to 5.5V, $V_{SS} = AV_{SS} = 0V$ , $T_A = -40$ °C to + 125°C) | Danisation | Symbol | | Value | | 1114 | Domonto | |-----------------------------------------|---------------------|-----|-------|-----|------|------------------------------------------------| | Parameter | Symbol | Min | Тур | Max | Unit | Remarks | | PLL oscillation stabilization wait time | t <sub>LOCK</sub> | 1 | - | 4 | ms | For CLKMC = 4MHz | | PLL input clock frequency | f <sub>PLLI</sub> | 4 | - | 8 | MHz | | | PLL oscillation clock frequency | f <sub>CLKVCO</sub> | 56 | - | 108 | MHz | Permitted VCO output frequency of PLL (CLKVCO) | | PLL phase jitter | t <sub>PSKEW</sub> | -5 | - | +5 | ns | For CLKMC (PLL input clock) ≥ 4MHz | ### 14.4.6 Reset Input ( $V_{CC} = AV_{CC} = 2.7V$ to 5.5V, $V_{SS} = AV_{SS} = 0V$ , $T_A = -40$ °C to + 125°C) | Parameter | Symbol | Pin Name | Va | Unit | | | |-------------------------------|-------------------|-------------|-----|------|-------|--| | Parameter | Symbol | Pili Naille | Min | Max | Oilit | | | Reset input time | | RSTX | 10 | - | μs | | | Rejection of reset input time | <sup>I</sup> RSTL | KSIA | 1 | - | μs | | ### 14.4.7 Power-on Reset Timing $(V_{CC} = AV_{CC} = 2.7V \text{ to } 5.5V, V_{SS} = AV_{SS} = 0V, T_A = -40^{\circ}C \text{ to } + 125^{\circ}C)$ | | | Owner by Dire Name | | Value | | | | | |--------------------|------------------|--------------------|------|-------|-----|------|--|--| | Parameter | Symbol | Pin Name | Min | Тур | Max | Unit | | | | Power on rise time | t <sub>R</sub> | Vcc | 0.05 | - | 30 | ms | | | | Power off time | t <sub>OFF</sub> | Vcc | 1 | - | - | ms | | | #### 14.4.8 USART Timing $(V_{CC} = AV_{CC} = 2.7V \text{ to } 5.5V, V_{SS} = AV_{SS} = 0V, T_A = -40^{\circ}C \text{ to } + 125^{\circ}C, C_L = 50pF)$ | Parameter | Symbol | Pin name | Conditions | 4.5V ≤ Vcc < | 5.5V | 2.7V ≤ V <sub>CC</sub> · | <4.5V | Uni | |--------------------------------------------------|--------------------|---------------|---------------------------------|---------------------------|--------------------------|-------------------------------|-----------------|-----| | Farameter | Symbol | Fill flame | Conditions | Min | Max | Min | Max | t | | Serial clock cycle time | t <sub>SCYC</sub> | SCKn | | 4t <sub>CLKP1</sub> | - | 4t <sub>CLKP1</sub> | - | ns | | SCK ↓ →SOT delay time | t <sub>SLOVI</sub> | SCKn,<br>SOTn | | - 20 | + 20 | - 30 | + 30 | ns | | SOT → SCK ↑ delay time | t <sub>ovshi</sub> | SCKn,<br>SOTn | Internal<br>shift clock<br>mode | N×tclkp1-<br>20* | - | N×t <sub>CLKP1</sub> -30* | - | ns | | SIN → SCK ↑ setup time | t <sub>IVSHI</sub> | SCKn,<br>SINn | | t <sub>CLKP1</sub> + 45 | - | tclkp1<br>+ 55 | - | ns | | $SCK \uparrow \rightarrow SIN \text{ hold time}$ | t <sub>SHIXI</sub> | SCKn,<br>SINn | | 0 | - | 0 | - | ns | | Serial clock "L" pulse width | t <sub>SLSH</sub> | SCKn | | tclkp1+ 10 | - | t <sub>CLKP1</sub><br>+ 10 | - | ns | | Serial clock "H" pulse width | t <sub>SHSL</sub> | SCKn | | t <sub>CLKP1</sub> + 10 | - | t <sub>CLKP1</sub><br>+ 10 | - | ns | | $SCK \downarrow \rightarrow SOT$ delay time | t <sub>SLOVE</sub> | SCKn,<br>SOTn | External | - | 2t <sub>CLKP1</sub> + 45 | - | 2tclkp1<br>+ 55 | ns | | SIN → SCK ↑ setup time | t <sub>IVSHE</sub> | SCKn,<br>SINn | shift clock<br>mode | t <sub>CLKP1</sub> /2+ 10 | - | t <sub>CLKP1</sub> /2<br>+ 10 | - | ns | | $SCK \uparrow \rightarrow SIN \text{ hold time}$ | t <sub>SHIXE</sub> | SCKn,<br>SINn | | tclkp1+ 10 | - | t <sub>CLKP1</sub> + 10 | - | ns | | SCK fall time | t <sub>F</sub> | SCKn | | - | 20 | - | 20 | ns | | SCK rise time | t <sub>R</sub> | SCKn | | - | 20 | - | 20 | ns | #### Notes: - AC characteristic in CLK synchronized mode - C<sub>L</sub> is he load capacity value of pins when testing. - Depending on the used machine clock frequency, the maximum possible baud rate can be limited by some parameters. These parameters are shown in "CY96600 series HARDWARE MANUAL". - t<sub>CLKP1</sub> indicates the peripheral clock 1 (CLKP1), Unit: ns These characteristics only guarantee the same relocate port number. For example, the combination of SCKn and SOTn\_R is not guaranteed. - \*: Parameter N depends on tscyc and can be calculated as follows: - If $t_{SCYC} = 2 \times k \times t_{CLKP1}$ , then N = k, where k is an integer > 2 - If $t_{SCYC} = (2 \times k + 1) \times t_{CLKP1}$ , then N = k + 1, where k is an integer > 1 Examples: | tscyc | N | |----------------------|---| | 4 xtclkp1 | 2 | | 5 xtclkp1, 6 xtclkp1 | 3 | | 7 xtclkp1, 8 xtclkp1 | 4 | Document Number: 002-04709 Rev.\*D Page **45** of 64 ## 14.4.9 External Input Timing $(V_{CC} = AV_{CC} = 2.7V \text{ to } 5.5V, V_{SS} = AV_{SS} = 0V, T_A = -40^{\circ}C \text{ to } + 125^{\circ}C)$ | 0000 | | | | | | | |-------------|-------------------------------------|--------------------------|--------------------------------------------------------------------------|-------|---------|-------------------------------------------| | | | B: N | Value | Value | | | | Parameter | r Symbol Pin Name Min Max | | Max | Unit | Remarks | | | | | Pnn_m | 2t <sub>CLKP1</sub> +200<br>(t <sub>CLKP1</sub> =1/f <sub>CLKP1</sub> )* | | | General Purpose I/O | | | | ADTG_R | | | | A/D Converter trigger input | | | | TINn | | | | Reload Timer | | | | TTGn | | - | ns | PPG trigger input | | Input pulse | t <sub>INH</sub> , t <sub>INL</sub> | INn | | | | Input Capture | | width | | AlNn, BlNn, ZlNn | | | | Quadrature Position/Revolutior<br>Counter | | | | INTn, INTn_R,<br>INTn_R1 | 200 | - | ns | External Interrupt | | | | NMI | | | | Non-Maskable Interrupt | <sup>\*:</sup> tclkP1 indicates the peripheral clock1 (CLKP1) cycle time except stop when in stop mode. Page 48 of 64 ### 14.5 A/D Converter ### 14.5.1 Electrical Characteristics for the A/D Converter $(V_{CC} = AV_{CC} = 2.7V \text{ to } 5.5V, V_{SS} = AV_{SS} = 0V, T_A = -40^{\circ}C \text{ to } + 125^{\circ}C)$ | Doromotor Symbol | | Dir Nama | | Value | | 1114 | Domonico | |-----------------------------------------------|------------------|------------------|------------------------|------------------------------|------------------|------|-------------------------------------------------------------------| | Parameter | Symbol | Pin Name | Min | Тур | Max | Unit | Remarks | | Resolution | - | - | - | - | 10 | bit | | | Total error | - | - | - 3.0 | - | + 3.0 | LSB | | | Nonlinearity error | - | - | - 2.5 | - | + 2.5 | LSB | | | Differential<br>Nonlinearity error | - | - | - 1.9 | - | + 1.9 | LSB | | | Zero transition voltage | V <sub>OT</sub> | ANn | Тур - 20 | AV <sub>SS</sub> +<br>0.5LSB | Typ + 20 | mV | | | Full scale transition voltage | V <sub>FST</sub> | ANn | Typ - 20 | AVRH-<br>1.5LSB | Typ + 20 | mV | | | Commons times* | | | 1.0 | - | 5.0 | μs | 4.5V ≤ AV <sub>CC</sub> ≤ 5.5V | | Compare time* | - | - | 2.2 | - | 8.0 | μs | 2.7V ≤ AV <sub>CC</sub> <4.5V | | On and Providence* | | | 0.5 | - | - | μs | 4.5V ≤ AV <sub>CC</sub> ≤ 5.5V | | Sampling time* | - | - | 1.2 | - | - | μs | 2.7V ≤ AV <sub>CC</sub> <4.5V | | | I <sub>A</sub> | | - | 2.0 | 3.1 | mA | A/D Converter active | | Power supply current | I <sub>AH</sub> | AV <sub>CC</sub> | - | - | 3.3 | μA | A/D Converter not operated | | Reference power supply current | I <sub>R</sub> | AVRH | - | 520 | 810 | μA | A/D Converter active | | (between AVRH and AV <sub>SS</sub> ) | I <sub>RH</sub> | AVKII | - | - | 1.0 | μA | A/D Converter not operated | | Analog input capacity | C <sub>VIN</sub> | ANn | - | - | 15.6 | pF | | | Analog impodonos | В | ANn | - | - | 2050 | Ω | $4.5V \le AV_{CC} \le 5.5V$ | | Analog impedance | R <sub>VIN</sub> | ANII | - | - | 3600 | Ω | 2.7V ≤ AV <sub>CC</sub> < 4.5V | | Analog port input current (during conversion) | I <sub>AIN</sub> | ANn | - 0.3 | - | + 0.3 | Ω | AV <sub>SS</sub> <v<sub>AIN <av<sub>CC,<br/>AVRH</av<sub></v<sub> | | Analog input voltage | V <sub>AIN</sub> | ANn | AV <sub>SS</sub> | - | AVRH | ٧ | | | Reference voltage range | - | AVRH | AV <sub>CC</sub> - 0.1 | - | AV <sub>CC</sub> | V | | | Variation between channels | - | ANn | - | - | 4.0 | LSB | | <sup>\*:</sup> Time for each channel. Document Number: 002-04709 Rev.\*D #### 14.5.2 Accuracy and Setting of the A/D Converter Sampling Time If the external impedance is too high or the sampling time too short, the analog voltage charged to the internal sample and hold capacitor is insufficient, adversely affecting the A/D conversion precision. To satisfy the A/D conversion precision, a sufficient sampling time must be selected. The required sampling time (Tsamp) depends on the external driving impedance R<sub>ext</sub>, the board capacitance of the A/D converter input pin C<sub>ext</sub> and the AV<sub>CC</sub> voltage level. The following replacement model can be used for the calculation: Rext: External driving impedance Cext: Capacitance of PCB at A/D converter input C<sub>VIN</sub>: Analog input capacity (I/O, analog switch and ADC are contained) R<sub>VIN</sub>: Analog input impedance (I/O, analog switch and ADC are contained) The following approximation formula for the replacement model above can be used: Tsamp = $7.62 \times (Rext \times Cext + (Rext + R_{VIN}) \times C_{VIN})$ - Do not select a sampling time below the absolute minimum permitted value. $(0.5\mu s \text{ for } 4.5V \le AV_{CC} \le 5.5V, 1.2\mu s \text{ for } 2.7V \le AV_{CC} < 4.5V)$ - If the sampling time cannot be sufficient, connect a capacitor of about 0.1μF to the analog input pin. - A big external driving impedance also adversely affects the A/D conversion precision due to the pin input leakage current IIL (static current before the sampling switch) or the analog input leakage current IAIN (total leakage current of pin input and comparator during sampling). The effect of the pin input leakage current IIL cannot be compensated by an external capacitor. - The accuracy gets worse as |AVRH AV<sub>SS</sub>| becomes smaller. #### 14.5.3 Definition of A/D Converter Terms - Resolution : Analog variation that is recognized by an A/D converter. - Nonlinearity error : Deviation of the actual conversion characteristics from a straight line that connects the zero transition point (0b0000000000 ←→ 0b0000000001) to the full-scale transition point (0b11111111110 ←→ 0b1111111111). - Differential nonlinearity error: Deviation from the ideal value of the input voltage that is required to change the output code by 1LSB. - Total error : Difference between the actual value and the theoretical value. The total error includes zero transition error, full-scale transition error and nonlinearity error. - Zero transition voltage: Input voltage which results in the minimum conversion value. - Full scale transition voltage: Input voltage which results in the maximum conversion value. $$1LSB = \frac{V_{FST} - V_{OT}}{1022}$$ : A/D converter digital output value. Vo : Voltage at which the digital output changes from 0x000 to 0x001. V<sub>FST</sub>: Voltage at which the digital output changes from 0x3FE to 0x3FF. $V_{NT}$ : Voltage at which the digital output changes from 0x(N-1) to 0xN. $V_{OT}$ (Ideal value) = $AV_{SS} + 0.5LSB[V]$ V<sub>FST</sub> (Ideal value) = AVRH - 1.5LSB[V] ### 14.6 Low Voltage Detection Function Characteristics $(V_{CC} = AV_{CC} = 2.7V \text{ to } 5.5V, V_{SS} = AV_{SS} = 0V, T_A = -40^{\circ}C \text{ to } + 125^{\circ}C)$ | <b>D</b> | | | | Value | | | |-------------------------------------------------|----------------------|-------------------------------|---------|-------|---------|------| | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | | | $V_{DL0}$ | CILCR:LVL = 0000 <sub>B</sub> | 2.70 | 2.90 | 3.10 | V | | | V <sub>DL1</sub> | CILCR:LVL = 0001 <sub>B</sub> | 2.79 | 3.00 | 3.21 | V | | | V <sub>DL2</sub> | CILCR:LVL = 0010 <sub>B</sub> | 2.98 | 3.20 | 3.42 | V | | Detected voltage <sup>[1]</sup> | V <sub>DL3</sub> | CILCR:LVL = 0011 <sub>B</sub> | 3.26 | 3.50 | 3.74 | V | | | $V_{DL4}$ | CILCR:LVL = 0100 <sub>B</sub> | 3.45 | 3.70 | 3.95 | V | | | V <sub>DL5</sub> | CILCR:LVL = 0111 <sub>B</sub> | 3.73 | 4.00 | 4.27 | V | | | V <sub>DL6</sub> | CILCR:LVL = 1001 <sub>B</sub> | 3.91 | 4.20 | 4.49 | V | | Power supply voltage change rate <sup>[2]</sup> | dV/dt | - | - 0.004 | - | + 0.004 | V/µs | | Hysteresis width | ., | CILCR:LVHYS=0 | - | - | 50 | mV | | | V <sub>HYS</sub> | CILCR:LVHYS=1 | 80 | 100 | 120 | mV | | Stabilization time | T <sub>LVDSTAB</sub> | - | - | - | 75 | μs | | Detection delay time | t <sub>d</sub> | - | - | - | 30 | μs | <sup>[1]:</sup> If the power supply voltage fluctuates within the time less than the detection delay time (td), there is a possibility that the low voltage detection will occur or stop after the power supply voltage passes the detection range. [2]: In order to perform the low voltage detection at the detection voltage ( $V_{DLX}$ ), be sure to suppress fluctuation of the power supply voltage within the limits of the change ration of power supply voltage. Document Number: 002-04709 Rev.\*D Page 52 of 64 ### 14.7 Flash Memory Write/Erase Characteristics $(V_{CC} = AV_{CC} = 2.7V \text{ to } 5.5V, V_{SS} = AV_{SS} = 0V, T_A = -40^{\circ}C \text{ to } + 125^{\circ}C)$ | Downwater. | | Conditions | Value | | Unit | Domonto. | | | |---------------------|-----------------|------------|-------|------|-------|----------|----------------------------------------------|--| | Paran | Parameter | | Min | Тур | Max | Unit | Remarks | | | | Large Sector | Ta≤+105°C | - | 1.6 | 7.5 | s | | | | Sector erase time | Small Sector | - | - | 0.4 | 2.1 | s | Includes write time prior to internal erase. | | | | Security Sector | - | - | 0.31 | 1.65 | s | | | | Word (16-bit) write | Large Sector | Ta≤+105°C | - | 25 | 400 | μs | Not including system-level | | | time | Small Sector | - | - | 25 | 400 | μs | overheadtime. | | | Chip erase time | | Ta≤+ 105°C | - | 5.11 | 25.05 | s | Includes write time prior to internal erase. | | #### Note: While the Flash memory is written or erased, shutdown of the external power ( $V_{CC}$ ) is prohibited. In the application system where the external power ( $V_{CC}$ ) might be shut down while writing or erasing, be sure to turn the power off by using a low voltage detection function. To put it concrete, change the external power in the range of change ration of power supply voltage (-0.004V/ $\mu$ s to +0.004V/ $\mu$ s) after the external power falls below the detection voltage (V<sub>DLX</sub>)\*1. Write/Erase cycles and data hold time | Write/Erase Cycles<br>(Cycle) | Data Hold Time<br>(Year) | |-------------------------------|--------------------------| | 1,000 | 20 [2] | | 10,000 | 10 [2] | | 100,000 | 5 [2] | <sup>[1]:</sup>See "14.6 Low Voltage Detection Function Characteristics". [2]:This value comes from the technology qualification (using Arrhenius equation to translate high temperature measurements into normalized value at + 85°c). Document Number: 002-04709 Rev.\*D Page **54** of 64 ## 15. Example Characteristics This characteristic is an actual value of the arbitrary sample. It is not the guaranteed value. CY96F615 ## CY96F615 ### **Used Setting** | Mode | Selected Source<br>Clock | Clock/Regulator and FLASH Settings | |------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------| | Run mode | PLL | CLKS1 = CLKS2 = CLKB = CLKP1 = CLKP2 = 32MHz | | | Main osc. | CLKS1 = CLKS2 = CLKB = CLKP1 = CLKP2 = 4MHz | | | RC clock fast | CLKS1 = CLKS2 = CLKB = CLKP1 = CLKP2 = 2MHz | | | RC clock slow | CLKS1 = CLKS2 = CLKB = CLKP1 = CLKP2 = 100kHz | | | Sub osc. | CLKS1 = CLKS2 = CLKB = CLKP1 = CLKP2 = 32kHz | | Sleep mode | PLL | CLKS1 = CLKS2 = CLKP1 = CLKP2 = 32MHz Regulator in High Power Mode, (CLKB is stopped in this mode) | | | Main osc. | CLKS1 = CLKS2 = CLKP1 = CLKP2 = 4MHz Regulator in High Power Mode, (CLKB is stopped in this mode) | | | RC clock fast | CLKS1 = CLKS2 = CLKP1 = CLKP2 = 2MHz Regulator in High Power Mode, (CLKB is stopped in this mode) | | | RC clock slow | CLKS1 = CLKS2 = CLKP1 = CLKP2 = 100kHz Regulator in Low Power Mode, (CLKB is stopped in this mode) | | | Sub osc. | CLKS1 = CLKS2 = CLKP1 = CLKP2 = 32kHz Regulator in Low Power Mode, (CLKB is stopped in this mode) | | Timer mode | PLL | CLKMC = 4MHz, CLKPLL = 32MHz (System clocks are stopped in this mode) Regulator in High Power Mode, FLASH in Power-down / reset mode | | | Main osc. | CLKMC = 4MHz (System clocks are stopped in this mode) Regulator in High Power Mode, FLASH in Power-down / reset mode | | | RC clock fast | CLKMC = 2MHz (System clocks are stopped in this mode) Regulator in High Power Mode, FLASH in Power-down / reset mode | | | RC clock slow | CLKMC = 100kHz (System clocks are stopped in this mode) Regulator in Low Power Mode, FLASH in Power-down / reset mode | | | Sub osc. | CLKMC = 32 kHz (System clocks are stopped in this mode) Regulator in Low Power Mode, FLASH in Power-down / reset mode | | Stop mode | stopped | (All clocks are stopped in this mode) Regulator in Low Power Mode, FLASH in Power-down / reset mode | # 16. Ordering Information ## **MCU** with CAN Controller | Part Number | Flash Memory | Package* | |-------------------------|-------------------|-------------------------------| | CY96F612RBPMC-GS-UJE1 | Flash A (64.5KB) | 48-pin plastic LQFP (LQA048) | | CY96F612RBPMC-GS-UJE2 | Flasii A (04.5Kb) | 40-piii piastic EQFF (EQA040) | | CY96F613RBPMC-GS-UJE1 | | | | CY96F613RBPMC-GS-UJE2 | Flash A (96.5KB) | 48-pin plastic LQFP (LQA048) | | CY96F613RBPMC-GS-UJERE2 | | | | CY96F615RBPMC-GS-UJE1 | | | | CY96F615RBPMC-GS-UJE2 | Flash A (160.5KB) | 48-pin plastic LQFP (LQA048) | | CY96F615RBPMC-GS-UJERE2 | | | <sup>\*:</sup> For details about package, see "Package Dimension". ## **MCU** without CAN Controller | Part Number | Flash Memory | Package* | | |-----------------------|----------------------|------------------------------|--| | CY96F612ABPMC-GS-UJE1 | Flash A | 49 pip plactic LOED (LOAG49) | | | CY96F612ABPMC-GS-UJE2 | (64.5KB) | 48-pin plastic LQFP (LQA048) | | | CY96F613ABPMC-GS-UJE1 | Flash A | 48 pin plactic LOFP (LOAGAS) | | | CY96F613ABPMC-GS-UJE2 | (96.5KB) | 48-pin plastic LQFP (LQA048) | | | CY96F615ABPMC-GS-UJE1 | Flash A<br>(160.5KB) | 48-pin plastic LQFP (LQA048) | | <sup>\*:</sup> For details about package, see "Package Dimension". Document Number: 002-04709 Rev.\*D Page **58** of 64 ### 17. Package Dimension #### LQA048, 48 Lead Plastic Low Profile Quad Flat Package | SYMBOL | DIM | I EN SIOI | NS. | |---------|----------|-----------|------| | STWIBOL | MIN. | NOM. | MAX. | | Α | _ | _ | 1.70 | | A1 | 0.00 | _ | 0.20 | | b | 0.15 | | 0.27 | | С | 0.09 | _ | 0.20 | | D | 9.00 BSC | | | | D1 | 7.00 BSC | | | | е | 0.50 BSC | | | | E | 9.00 BSC | | | | E1 | 7 | .00 BSC | | | L | 0.45 | 0.60 | 0.75 | | L1 | 0.30 | 0.50 | 0.70 | | θ | 0° | | 8° | #### **NOTES** - 1. ALL DIMENSIONS ARE IN MILLIMETERS. - ⚠ DATUM PLANE H IS LOCATED AT THE BOTTOM OF THE MOLD PARTING LINE COINCIDENT WITH WHERE THE LEAD EXITS THE BODY. - ⚠DATUMS A-B AND D TO BE DETERMINED AT DATUM PLANE H. - TO BE DETERMINED AT SEATING PLANE C. - ⚠ DIMENSIONS D1 AND E1 DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE PROTRUSION IS 0.25mm PRE SIDE. DIMENSIONS D1 AND E1 INCLUDE MOLD MISMATCH AND ARE DETERM - DIMENSIONS D1 AND E1 INCLUDE MOLD MISMATCH AND ARE DETERMINED AT DATUM PLANE H. - ⚠ DETAILS OF PIN 1 IDENTIFIER ARE OPTIONAL BUT MUST BE LOCATED WITHIN THE ZONE INDICATED. - REGARDLESS OF THE RELATIVE SIZE OF THE UPPER AND LOWER BODY SECTIONS. DIMENSIONS D1 AND E1 ARE DETERMINED AT THE LARGEST FEATURE OF THE BODY EXCLUSIVE OF MOLD FLASH AND GATE BURRS. BUT INCLUDING ANY MISMATCH BETWEEN THE UPPER AND LOWER SECTIONS OF THE MOLDER BODY. - ⚠ DIMENSION 6 DOES NOT INCLUDE DAMBER PROTRUSION. THE DAMBAR PROTRUSION (\$) SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED 6 MAXIMUM BY MORE THAN 0.08mm, DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE LEAD FOOT. - THESE DIMENSIONS APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.10mm AND 0.25mm FROM THE LEAD TIP. - 1 IS DEFINED AS THE DISTANCE FROM THE SEATING PLANE TO THE LOWEST POINT OF THE PACKAGE BODY. 002-13731 \*\* PACKAGE OUTLINE, 48 LEAD LQFP 7.0X7.0X1.7 MM LQA048 REV\*\* # 18. Major Changes Spansion Publication Number: MB96610 DS704-00007 | pansion i | Publication Number: MB96610_DS704 | -0000 <i>7</i> | |------------|------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------| | Page | Section | Change Results | | Revision 3 | 0 | | | | ■FEATURES | Changed the description of "External Interrupts" | | 4 | | Interrupt mask and pending bit per channel | | | | Interrupt mask bit per channel | | 23 to 26 | ■HANDLING PRECAUTIONS | Added a section | | | ■ELECTRICAL CHARACTERISTICS | Changed the Conditions for I <sub>CCSRCH</sub> | | | 3. DC Characteristics | CLKS1/2 = CLKB = CLKP1/2 = CLKRC = 2MHz, | | 24 | (1) Current Rating | CLKS1/2 = CLKP1/2 = CLKRC = 2MHz, | | 34 | | Changed the Conditions for I <sub>CCSRCL</sub> | | | | CLKS1/2 = CLKB = CLKP1/2 = CLKRC = 100kHz | | | | CLKS1/2 = CLKP1/2 = CLKRC = 100kHz | | | | Changed the Conditions for I <sub>CCTPLL</sub> | | | | PLL Timer mode with CLKP1 = 32MHz | | | | PLL Timer mode with CLKPLL = 32MHz | | | | Changed the Value of "Power supply current in Timer modes" | | | | I <sub>CCTPLL</sub> | | | | Typ: $2480\mu A \rightarrow 1800\mu A \ (T_A = +25^{\circ}C)$ | | 0.5 | | Max: 2710 $\mu$ A $\rightarrow$ 2245 $\mu$ A (T <sub>A</sub> = +25°C) | | 35 | | Max: $3985\mu A \rightarrow 3165\mu A (T_A = +105^{\circ}C)$ | | | | Max: $4830\mu A \rightarrow 3975\mu A (T_A = +125^{\circ}C)$ | | | | Changed the Conditions for I <sub>CCTRCL</sub> | | | | RC Timer mode with CLKRC = 100kHz, | | | | SMCR:LPMSS = 0 (CLKPLL, CLKMC and CLKSC stopped) | | | | RC Timer mode with CLKRC = 100kHz | | | | (CLKPLL, CLKMC and CLKSC stopped) | | | | Changed the annotation *2 | | | | Power supply for "On Chip Debugger" part is not included. | | 36 | | Power supply current in Run mode does not include | | | | Flash Write / Erase current. | | | | The current for "On Chip Debugger" part is not included. | | 47 | 5. A/D Converter (2) Accuracy and Setting of the A/D Converter Sampling Time | Deleted the unit "[Min]" from approximation formula of Sampling time | | | 7. Flash Memory Write/Erase Characteristics | Changed the condition | | 52 | | $(V_{CC} = AV_{CC} = 2.7V \text{ to } 5.5V, VD=1.8V\pm0.15V, V_{SS} = AV_{SS} = 0V, T_A = -40^{\circ}\text{C to } + 125^{\circ}\text{C})$ | | | | $(V_{CC} = AV_{CC} = 2.7V \text{ to } 5.5V, V_{SS} = AV_{SS} = 0V, T_A = -40^{\circ}\text{C to } + 125^{\circ}\text{C})$ | | Page | Section | Change Results | |-------------|----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | ■ELECTRICAL CHARACTERISTICS | Changed the Note | | 52 | 7. Flash Memory Write/Erase Characteristics | While the Flash memory is written or erased, shutdown of the external power ( $V_{CC}$ ) is prohibited. In the application system where the external power ( $V_{CC}$ ) might be shut down while writing, be sure to turn the power off by using an external voltage detector. | | | | While the Flash memory is written or erased, shutdown of the external power ( $V_{CC}$ ) is prohibited. In the application system where the external power ( $V_{CC}$ ) might be shut down while writing or erasing, be sure to turn the power off by using a low voltage detection function. | | | ■ORDERING INFORMATION | Deleted the Part number | | | | MCU with CAN controller | | | | MB96F612RBPMC-GTE2 | | | | MB96F613RBPMC-GTE2 | | 56 | | MB96F615RBPMC-GTE2 | | | | MCU without CAN controller | | | | MB96F612ABPMC-GTE2 | | | | MB96F613ABPMC-GTE2 | | | | MB96F615ABPMC-GTE2 | | Revision 3. | 1 | | | i | - | Company name and layout design change | | Rev.*B | | | | | 1. Product Lineup | | | 6, 8, 58, | 3. Pin Assignment | Package description modified to JEDEC description. | | 59 | 16. Ordering Information | FPT-48P-M26 → LQA048 | | | 17. Package Dimension | | | | | Added the following part number. | | | | MB96F612RBPMC-GS-UJE1, | | | | MB96F612RBPMC-GS-UJE2, | | | | MB96F613RBPMC-GS-UJE1, | | | | MB96F613RBPMC-GS-UJE2, | | | | MB96F615RBPMC-GS-UJE1, | | 58 | 16. Ordering Information | MB96F615RBPMC-GS-UJE2, | | | | MB96F612ABPMC-GS-UJE1, | | | | MB96F612ABPMC-GS-UJE2 | | | | MB96F613ABPMC-GS-UJE1, | | | | MB96F613ABPMC-GS-UJE2 | | | | MB96F615ABPMC-GS-UJE1, | | | | MB96F615ABPMC-GS-UJE2 | | Rev.*C | | | | 58 | 16. Ordering Information | Deleted the Part number | | | | MCU without CAN controller | | | | MB96F615ABPMC-GS-UJE2 | | Rev.*D | | | | - | Marketing Part Numbers changed from an MB pr | refix to a CY prefix. | | Page | Section | Change Results | |------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 58 | 16. Ordering Information | Revised Marketing Part Numbers as follows: Before) MCU with CAN Controller MB96F612RBPMC-GSE1 MB96F612RBPMC-GS-UJE1 MB96F612RBPMC-GS-UJE2 MB96F612RBPMC-GS-UJE2 MB96F613RBPMC-GSE1 MB96F613RBPMC-GSE1 MB96F613RBPMC-GS-UJE1 MB96F613RBPMC-GS-UJE1 MB96F613RBPMC-GS-UJE2 MB96F613RBPMC-GSE1 MB96F615RBPMC-GSE1 MB96F615RBPMC-GSE1 MB96F615RBPMC-GSE1 MB96F615RBPMC-GSE2 MB96F615RBPMC-GS-UJE1 MB96F615RBPMC-GS-UJE2 MB96F612ABPMC-GS-UJE2 MB96F612ABPMC-GSE1 MB96F612ABPMC-GSE1 MB96F612ABPMC-GS-UJE1 MB96F613ABPMC-GS-UJE1 MB96F613ABPMC-GS-UJE2 MB96F613ABPMC-GSE1 MB96F613ABPMC-GSE1 MB96F613ABPMC-GSE1 MB96F613ABPMC-GSE1 MB96F613ABPMC-GS-UJE1 MB96F613ABPMC-GS-UJE1 MB96F613ABPMC-GS-UJE1 MB96F613ABPMC-GS-UJE1 MB96F615ABPMC-GS-UJE1 MB96F615ABPMC-GSE2 MB96F615ABPMC-GSE1 MB96F615ABPMC-GSE1 MB96F615ABPMC-GSE2 MB96F615ABPMC-GSE2 MB96F615ABPMC-GSE2 MB96F615ABPMC-GSE2 MB96F615ABPMC-GSE2 | | 58 | 16. Ordering Information | After) MCU with CAN Controller CY96F612RBPMC-GS-UJE1 CY96F612RBPMC-GS-UJE2 CY96F613RBPMC-GS-UJE1 CY96F613RBPMC-GS-UJE2 CY96F613RBPMC-GS-UJERE2 CY96F615RBPMC-GS-UJE1 CY96F615RBPMC-GS-UJE2 CY96F615RBPMC-GS-UJE2 CY96F612ABPMC-GS-UJE1 CY96F612ABPMC-GS-UJE1 CY96F612ABPMC-GS-UJE1 CY96F613ABPMC-GS-UJE2 CY96F613ABPMC-GS-UJE2 CY96F613ABPMC-GS-UJE2 CY96F613ABPMC-GS-UJE2 | Page **63** of 64 # **Document History** Document Title: CY96610 Series, F<sup>2</sup>MC, 16FX, 16-bit Proprietary Microcontroller Document Number: 002-04709 | Revision | ECN | Orig. of<br>Change | Submission<br>Date | Description of Change | |----------|---------|--------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ** | _ | KSUN | 01/31/2014 | Migrated to Cypress and assigned document number 002-04709. No change to document contents or format. | | *A | 5146534 | KSUN | 02/29/2016 | Updated to Cypress template | | *B | 5735123 | KUME | 05/15/2017 | Updated the Ordering Information and the Package Dimension For details, please see 18. Major Changes. | | *C | 5809040 | MIYH | 07/11/2017 | Updated the Ordering Information For details, please see 18. Major Changes. | | *D | 5978072 | MIYH | 11/30/2017 | Revised the following items: Marketing Part Numbers changed from an MB prefix to a CY prefix. 16. Ordering Information For details, please see 18. Major Changes. | Document Number: 002-04709 Rev.\*D ## Sales, Solutions, and Legal Information #### **Worldwide Sales and Design Support** Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. #### **Products** ARM® Cortex® Microcontrollers cypress.com/arm Automotive cypress.com/automotive Clocks & Buffers cypress.com/clocks Interface cypress.com/interface Internet of Things cypress.com/iot Memory cypress.com/memory Microcontrollers cypress.com/mcu **PSoC** cypress.com/psoc Power Management ICs cypress.com/pmic **Touch Sensing** cypress.com/touch **USB Controllers** cypress.com/usb Wireless Connectivity cypress.com/wireless #### **PSoC® Solutions** PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP | PSoC 6 #### **Cypress Developer Community** Forums | WICED IOT Forums | Projects | Video | Blogs | Training | Components ## **Technical Support** cypress.com/support © Cypress Semiconductor Corporation, 2014-2017. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited. TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or systems, other medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from or related to all Unintended Uses of Cypress products. You shall indemnify and hold Cypress harmless from and against all claims, costs, damages, and other liabilities, including claims for personal injury or death, arising from or related to any Unintended Uses of Cypress products. Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners. Document Number: 002-04709 Rev.\*D Revised November 30, 2017 Page 64 of 64 Компания «Океан Электроники» предлагает заключение долгосрочных отношений при поставках импортных электронных компонентов на взаимовыгодных условиях! #### Наши преимущества: - Поставка оригинальных импортных электронных компонентов напрямую с производств Америки, Европы и Азии, а так же с крупнейших складов мира; - Широкая линейка поставок активных и пассивных импортных электронных компонентов (более 30 млн. наименований); - Поставка сложных, дефицитных, либо снятых с производства позиций; - Оперативные сроки поставки под заказ (от 5 рабочих дней); - Экспресс доставка в любую точку России; - Помощь Конструкторского Отдела и консультации квалифицированных инженеров; - Техническая поддержка проекта, помощь в подборе аналогов, поставка прототипов; - Поставка электронных компонентов под контролем ВП; - Система менеджмента качества сертифицирована по Международному стандарту ISO 9001; - При необходимости вся продукция военного и аэрокосмического назначения проходит испытания и сертификацию в лаборатории (по согласованию с заказчиком); - Поставка специализированных компонентов военного и аэрокосмического уровня качества (Xilinx, Altera, Analog Devices, Intersil, Interpoint, Microsemi, Actel, Aeroflex, Peregrine, VPT, Syfer, Eurofarad, Texas Instruments, MS Kennedy, Miteq, Cobham, E2V, MA-COM, Hittite, Mini-Circuits, General Dynamics и др.); Компания «Океан Электроники» является официальным дистрибьютором и эксклюзивным представителем в России одного из крупнейших производителей разъемов военного и аэрокосмического назначения «JONHON», а так же официальным дистрибьютором и эксклюзивным представителем в России производителя высокотехнологичных и надежных решений для передачи СВЧ сигналов «FORSTAR». **«JONHON»** (основан в 1970 г.) Разъемы специального, военного и аэрокосмического назначения: (Применяются в военной, авиационной, аэрокосмической, морской, железнодорожной, горно- и нефтедобывающей отраслях промышленности) «**FORSTAR**» (основан в 1998 г.) ВЧ соединители, коаксиальные кабели, кабельные сборки и микроволновые компоненты: (Применяются в телекоммуникациях гражданского и специального назначения, в средствах связи, РЛС, а так же военной, авиационной и аэрокосмической отраслях промышленности). Телефон: 8 (812) 309-75-97 (многоканальный) Факс: 8 (812) 320-03-32 Электронная почта: ocean@oceanchips.ru Web: http://oceanchips.ru/ Адрес: 198099, г. Санкт-Петербург, ул. Калинина, д. 2, корп. 4, лит. А