260-Pin BGA Com & Ind Temp HSTL I/O # 144Mb SigmaDDR-IVe™ Burst of 2 Multi-Bank ECCRAM™ Up to 1333 MHz 1.25V $\sim$ 1.3V V<sub>DD</sub> 1.2V $\sim$ 1.3V V<sub>DDQ</sub> #### **Features** - 4Mb x 36 and 8Mb x 18 organizations available - Organized as 16 logical memory banks - 1333 MHz maximum operating frequency - 1.333 BT/s peak transaction rate (in billions per second) - 96 Gb/s peak data bandwidth (in x36 devices) - Common I/O DDR Data Bus - Non-multiplexed SDR Address Bus - One operation Read or Write per clock cycle - Certain address/bank restrictions on Read and Write ops - Burst of 2 Read and Write operations - 6 cycle Read Latency - On-chip ECC with virtually zero SER - Loopback signal timing training capability - 1.25V ~ 1.3V nominal core voltage - 1.2V ~ 1.3V HSTL I/O interface - Configuration registers - Configurable ODT (on-die termination) - ZQ pin for programmable driver impedance - ZT pin for programmable ODT impedance - IEEE 1149.1 JTAG-compliant Boundary Scan - 260-pin, 14 mm x 22 mm, 1 mm ball pitch, 6/6 RoHS-compliant BGA package # SigmaDDR-IVe™ Family Overview SigmaDDR-IVe ECCRAMs are the Common I/O half of the SigmaQuad-IVe/SigmaDDR-IVe family of high performance ECCRAMs. Although similar to GSI's third generation of networking SRAMs (the SigmaQuad-IIIe/SigmaDDR-IIIe family), these fourth generation devices offer several new features that help enable significantly higher performance. ### **Clocking and Addressing Schemes** The GS81314LT18/36GK SigmaDDR-IVe ECCRAMs are synchronous devices. They employ three pairs of positive and negative input clocks; one pair of master clocks, CK and $\overline{CK}$ , and two pairs of write data clocks, KD[1:0] and $\overline{KD}$ [1:0]. All six input clocks are single-ended; that is, each is received by a dedicated input buffer. CK and $\overline{CK}$ are used to latch address and control inputs, and to control all output timing. KD[1:0] and $\overline{KD}$ [1:0] are used solely to latch data inputs. Each internal read and write operation in a SigmaDDR-IVe B2 ECCRAM is two times wider than the device I/O bus. An input data bus de-multiplexer is used to accumulate incoming data before it is simultaneously written to the memory array. An output data multiplexer is used to capture the data produced from a single memory array read and then route it to the appropriate output drivers as needed. Therefore, the address field of a SigmaDDR-IVe B2 ECCRAM is always one address pin less than the advertised index depth (e.g. the 8M x 18 has 4M addressable index). ### On-Chip Error Correction Code GSI's ECCRAMs implement an ECC algorithm that detects and corrects all single-bit memory errors, including those induced by SER events such as cosmic rays, alpha particles, etc. The resulting Soft Error Rate of these devices is anticipated to be <0.002 FITs/Mb — a 5-order-of-magnitude improvement over comparable SRAMs with no on-chip ECC, which typically have an SER of 200 FITs/Mb or more. All quoted SER values are at sea level in New York City. # **Parameter Synopsis** | Speed Grade | Max Operating Frequency | Read Latency | V <sub>DD</sub> | | | |-------------|-------------------------|--------------|-----------------|--|--| | -133 | 1333 MHz | 6 cycles | 1.2V to 1.35V | | | | -120 | 1200 MHz | 6 cycles | 1.2V to 1.35V | | | | -106 | 1066 MHz | 6 cycles | 1.2V to 1.35V | | | | 8M x 18 Pinout ( | Top View | ) | |------------------|----------|---| |------------------|----------|---| | - | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | |---|------------------|--------------------|-----------|--------------------|-----------------|--------------------|--------------------|--------------------|-----------------|--------------------|------------------|--------------------|------------------| | Α | $V_{DD}$ | $V_{\mathrm{DDQ}}$ | $V_{DD}$ | $V_{\mathrm{DDQ}}$ | NC<br>(RSVD) | MCH<br>(CFG) | MRW | ZQ | PZT1 | $V_{DDQ}$ | $V_{DD}$ | $V_{\mathrm{DDQ}}$ | $V_{DD}$ | | В | $V_{SS}$ | NU <sub>IO</sub> | $V_{SS}$ | $NU_{I}$ | MCL | MCL | NC<br>(RSVD) | MCL<br>(SIOM) | PZT0 | $NU_{I}$ | $V_{SS}$ | DQ0 | $V_{SS}$ | | С | DQ17 | $V_{\mathrm{DDQ}}$ | NUI | $V_{DDQ}$ | $V_{SS}$ | SA13 | $V_{DD}$ | SA14 | $V_{SS}$ | $V_{DDQ}$ | NUI | $V_{DDQ}$ | NU <sub>IO</sub> | | D | V <sub>SS</sub> | NU <sub>IO</sub> | $V_{SS}$ | NUI | SA19 | $V_{\mathrm{DDQ}}$ | NC<br>(288 Mb) | $V_{\mathrm{DDQ}}$ | SA20 | NUI | $V_{SS}$ | DQ1 | V <sub>SS</sub> | | Ε | DQ16 | $V_{DDQ}$ | NUI | $V_{DD}$ | V <sub>SS</sub> | SA11 | $V_{SS}$ | SA12 | $V_{SS}$ | $V_{DD}$ | NUI | $V_{DDQ}$ | NU <sub>IO</sub> | | F | V <sub>SS</sub> | NU <sub>IO</sub> | $V_{SS}$ | NUI | SA17 | $V_{DD}$ | $V_{\mathrm{DDQ}}$ | $V_{DD}$ | SA18 | NUI | $V_{SS}$ | DQ2 | $V_{SS}$ | | G | DQ15 | NU <sub>IO</sub> | NUI | $NU_{I}$ | $V_{SS}$ | SA9 | MZT1 | SA10 | $V_{SS}$ | NUI | NUI | DQ3 | $NU_{IO}$ | | Н | DQ14 | $V_{DDQ}$ | NUI | $V_{DDQ}$ | SA15 | $V_{DDQ}$ | R/W | $V_{DDQ}$ | SA16 | $V_{DDQ}$ | NUI | $V_{DDQ}$ | NU <sub>IO</sub> | | J | V <sub>SS</sub> | NU <sub>IO</sub> | $V_{SS}$ | NUI | $V_{SS}$ | SA7 | $V_{SS}$ | SA8 | $V_{SS}$ | NUI | $V_{SS}$ | DQ4 | $V_{SS}$ | | K | CQ1 | $V_{DDQ}$ | $V_{REF}$ | $V_{DD}$ | KD1 | $V_{DD}$ | CK | $V_{DD}$ | KD0 | $V_{DD}$ | V <sub>REF</sub> | $V_{DDQ}$ | CQ0 | | L | CQ1 | $V_{SS}$ | QVLD1 | $V_{SS}$ | KD1 | $V_{\mathrm{DDQ}}$ | CK | $V_{\mathrm{DDQ}}$ | KD0 | $V_{SS}$ | QVLD0 | $V_{SS}$ | CQ0 | | M | $V_{SS}$ | DQ13 | $V_{SS}$ | $NU_{I}$ | $V_{SS}$ | SA5 | $V_{SS}$ | SA6 | $V_{SS}$ | NUI | $V_{SS}$ | $NU_{IO}$ | $V_{SS}$ | | N | NU <sub>IO</sub> | $V_{DDQ}$ | NUI | $V_{DDQ}$ | PLL | $V_{DDQ}$ | LD | $V_{DDQ}$ | MCL | $V_{DDQ}$ | NUI | $V_{DDQ}$ | DQ5 | | Р | NU <sub>IO</sub> | DQ12 | NUI | NUI | $V_{SS}$ | SA3 | MZT0 | SA4 | V <sub>SS</sub> | NUI | NUI | NU <sub>IO</sub> | DQ6 | | R | V <sub>SS</sub> | DQ11 | $V_{SS}$ | NUI | MCH | $V_{DD}$ | $V_{DDQ}$ | $V_{DD}$ | RST | NUI | V <sub>SS</sub> | NU <sub>IO</sub> | V <sub>SS</sub> | | Τ | NU <sub>IO</sub> | $V_{\mathrm{DDQ}}$ | NUI | $V_{DD}$ | $V_{SS}$ | SA1 | $V_{SS}$ | SA2 | V <sub>SS</sub> | $V_{DD}$ | NUI | $V_{\mathrm{DDQ}}$ | DQ7 | | U | V <sub>SS</sub> | DQ10 | $V_{SS}$ | NUI | NC<br>(576 Mb) | $V_{\mathrm{DDQ}}$ | NC<br>(RSVD) | $V_{\mathrm{DDQ}}$ | NC<br>(1152 Mb) | NUI | V <sub>SS</sub> | NU <sub>IO</sub> | V <sub>SS</sub> | | ٧ | NU <sub>IO</sub> | $V_{DDQ}$ | NUI | $V_{DDQ}$ | $V_{SS}$ | SA21<br>(x18) | $V_{DD}$ | SA0<br>(B2) | $V_{SS}$ | $V_{DDQ}$ | NUI | $V_{DDQ}$ | DQ8 | | W | V <sub>SS</sub> | DQ9 | $V_{SS}$ | NUI | TCK | MCL | RCS | MCL | TMS | NUI | $V_{SS}$ | NU <sub>IO</sub> | $V_{SS}$ | | Υ | V <sub>DD</sub> | $V_{\mathrm{DDQ}}$ | $V_{DD}$ | $V_{\mathrm{DDQ}}$ | TDO | ZT | NC<br>(RSVD) | MCL | TDI | $V_{\mathrm{DDQ}}$ | $V_{DD}$ | $V_{\mathrm{DDQ}}$ | V <sub>DD</sub> | #### Notes: - 1. Pins 5B, 6B, 6W, 8W, 8Y, and 9N must be tied Low in this device. - 2. Pin 5R must be tied High in this device. - 3. Pin 6A is defined as mode pin CFG in the pinout standard. It must be tied High in this device to select x18 configuration. - 4. Pin 8B is defined as mode pin SIOM in the pinout standard. It must be tied Low in this device to select Common I/O configuration. - 5. Pin 6V is defined as address pin SA for x18 devices. It is used in this device. - 6. Pin 8V is defined as address pin SA for B2 devices. It is used in this device. - 7. Pin 7D is reserved as address pin SA for 288Mb devices. It is a true no-connect in this device. - 8. Pin 5U is reserved as address pin SA for 576 Mb devices. It is a true no connect in this device. - 9. Pin 9U is reserved as address pin SA for 1152 Mb devices. It is a true no connect in this device. | 4M x 36 | Pinout | (Top | View) | |---------|--------|------|-------| |---------|--------|------|-------| | _ | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | |---|-----------------|--------------------|------------------|--------------------|-----------------|--------------------------|--------------------|--------------------|-----------------|--------------------|------------------|--------------------|-----------------| | Α | $V_{DD}$ | $V_{\mathrm{DDQ}}$ | $V_{DD}$ | $V_{\mathrm{DDQ}}$ | NC<br>(RSVD) | MCL<br>(CFG) | MRW | ZQ | PZT1 | $V_{\mathrm{DDQ}}$ | $V_{DD}$ | $V_{DDQ}$ | $V_{DD}$ | | В | $V_{SS}$ | DQ35 | $V_{SS}$ | $NU_{I}$ | MCL | MCL | NC<br>(RSVD) | MCL<br>(SIOM) | PZT0 | $NU_{I}$ | $V_{SS}$ | DQ0 | $V_{SS}$ | | С | DQ26 | $V_{DDQ}$ | NUI | $V_{\mathrm{DDQ}}$ | $V_{SS}$ | SA13 | $V_{DD}$ | SA14 | V <sub>SS</sub> | $V_{DDQ}$ | NUI | $V_{DDQ}$ | DQ9 | | D | V <sub>SS</sub> | DQ34 | $V_{SS}$ | NUI | SA19 | $V_{\mathrm{DDQ}}$ | NC<br>(288 Mb) | $V_{\mathrm{DDQ}}$ | SA20 | NUI | $V_{SS}$ | DQ1 | $V_{SS}$ | | Ε | DQ25 | $V_{DDQ}$ | NUI | $V_{DD}$ | V <sub>SS</sub> | SA11 | $V_{SS}$ | SA12 | $V_{SS}$ | $V_{DD}$ | NUI | $V_{DDQ}$ | DQ10 | | F | V <sub>SS</sub> | DQ33 | $V_{SS}$ | NUI | SA17 | $V_{DD}$ | $V_{\mathrm{DDQ}}$ | $V_{DD}$ | SA18 | NUI | $V_{SS}$ | DQ2 | $V_{SS}$ | | G | DQ24 | DQ32 | NUI | NUI | $V_{SS}$ | SA9 | MZT1 | SA10 | $V_{SS}$ | NUI | NUI | DQ3 | DQ11 | | Н | DQ23 | $V_{DDQ}$ | NUI | $V_{DDQ}$ | SA15 | $V_{DDQ}$ | R/W | $V_{DDQ}$ | SA16 | $V_{DDQ}$ | NUI | $V_{DDQ}$ | DQ12 | | J | V <sub>SS</sub> | DQ31 | $V_{SS}$ | NUI | $V_{SS}$ | SA7 | $V_{SS}$ | SA8 | $V_{SS}$ | NUI | $V_{SS}$ | DQ4 | $V_{SS}$ | | K | CQ1 | $V_{DDQ}$ | V <sub>REF</sub> | $V_{DD}$ | KD1 | $V_{DD}$ | СК | $V_{DD}$ | KD0 | $V_{DD}$ | V <sub>REF</sub> | $V_{DDQ}$ | CQ0 | | L | CQ1 | $V_{SS}$ | QVLD1 | $V_{SS}$ | KD1 | $V_{\mathrm{DDQ}}$ | CK | $V_{DDQ}$ | KD0 | $V_{SS}$ | QVLD0 | $V_{SS}$ | <del>CQ</del> 0 | | М | V <sub>SS</sub> | DQ22 | $V_{SS}$ | NUI | $V_{SS}$ | SA5 | $V_{SS}$ | SA6 | $V_{SS}$ | NUI | $V_{SS}$ | DQ13 | $V_{SS}$ | | N | DQ30 | $V_{DDQ}$ | NUI | $V_{DDQ}$ | PLL | $V_{DDQ}$ | LD | $V_{DDQ}$ | MCL | $V_{DDQ}$ | NUI | $V_{DDQ}$ | DQ5 | | Р | DQ29 | DQ21 | NU <sub>I</sub> | NUI | $V_{SS}$ | SA3 | MZT0 | SA4 | $V_{SS}$ | NUI | NUI | DQ14 | DQ6 | | R | V <sub>SS</sub> | DQ20 | $V_{SS}$ | NUI | MCH | $V_{DD}$ | $V_{DDQ}$ | $V_{DD}$ | RST | NUI | V <sub>SS</sub> | DQ15 | $V_{SS}$ | | T | DQ28 | $V_{\mathrm{DDQ}}$ | NUI | $V_{DD}$ | $V_{SS}$ | SA1 | $V_{SS}$ | SA2 | $V_{SS}$ | $V_{DD}$ | NUI | $V_{\mathrm{DDQ}}$ | DQ7 | | U | V <sub>SS</sub> | DQ19 | $V_{SS}$ | NUI | NC<br>(576 Mb) | $V_{\mathrm{DDQ}}$ | NC<br>(RSVD) | $V_{DDQ}$ | NC<br>(1152 Mb) | NUI | $V_{SS}$ | DQ16 | $V_{SS}$ | | ٧ | DQ27 | $V_{DDQ}$ | NUI | $V_{\mathrm{DDQ}}$ | $V_{SS}$ | NU <sub>I</sub><br>(x18) | $V_{DD}$ | SA0<br>(B2) | V <sub>SS</sub> | $V_{DDQ}$ | NUI | $V_{DDQ}$ | DQ8 | | W | V <sub>SS</sub> | DQ18 | $V_{SS}$ | NUI | TCK | MCL | RCS | MCL | TMS | NUI | $V_{SS}$ | DQ17 | $V_{SS}$ | | Υ | V <sub>DD</sub> | $V_{\mathrm{DDQ}}$ | $V_{DD}$ | $V_{\mathrm{DDQ}}$ | TDO | ZT | NC<br>(RSVD) | MCL | TDI | $V_{\mathrm{DDQ}}$ | $V_{DD}$ | $V_{\mathrm{DDQ}}$ | V <sub>DD</sub> | #### Notes: - 1. Pins 5B, 6B, 6W, 8W, 8Y, and 9N must be tied Low in this device. - 2. Pin 5R must be tied High in this device. - 3. Pin 6A is defined as mode pin CFG in the pinout standard. It must be tied Low in this device to select x36 configuration. - 4. Pin 8B is defined as mode pin SIOM in the pinout standard. It must be tied Low in this device to select Common I/O configuration. - 5. Pin 6V is defined as address pin SA for x18 devices. It is unused in this device, and must be left unconnected or driven Low. - 6. Pin 8V is defined as address pin SA for B2 devices. It is used in this device. - 7. Pin 7D is reserved as address pin SA for 288Mb devices. It is a true no-connect in this device. - 8. Pin 5U is reserved as address pin SA for 576 Mb devices. It is a true no connect in this device. - 9. Pin 9U is reserved as address pin SA for 1152 Mb devices. It is a true no connect in this device. # Pin Description | Symbol | Description | Туре | |-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------| | SA[21:0] | Address — Read or write address is registered on ↑CK. | Input | | DQ[35:0] | Write/Read Data — Registered on ↑KD and ↑KD during Write operations; aligned with ↑CQ and ↑CQ during Read operations. DQ[17:0] - x18 and x36. DQ[35:18] - x36 only. | I/O | | QVLD[1:0] | Read Data Valid — Driven high one half cycle before valid read data. | Output | | CK, CK | Primary Input Clocks — Dual single-ended. Used for latching address and control inputs, for internal timing control, and for output timing control. | Input | | <u>KD</u> [1:0],<br>KD[1:0] | Write Data Input Clocks — Dual single-ended. Used for latching write data inputs. KD0, KD0: latch DQ[17:0] in x36, and DQ[8:0] in x18. KD1, KD1: latch DQ[35:18] in x36, and DQ[17:9] in x18. | Input | | <u>CQ</u> [1:0],<br>CQ[1:0] | Read Data Output Clocks — Free-running output (echo) clocks, tightly aligned with read data outputs. Facilitate source-synchronous operation. CQ0, CQ0: align with DQ[17:0] in x36, and DQ[8:0] in x18. CQ1, CQ1: align with DQ[35:18] in x36, and DQ[17:9] in x18. | Output | | LD | Load Enable — Registered on↑CK. See the Clock Truth Table for functionality. | Input | | R/W | Read / Write Enable — Registered on ↑CK. See the Clock Truth Table for functionality. | Input | | MRW | Mode Register Write — Registered on↑CK. Can be used synchronously or asynchronously to enable Register Write Mode. See the State and Clock Truth Tables for functionality. | Input | | PLL | PLL Enable — Weakly pulled High internally. PLL = 0: disables internal PLL. PLL = 1: enables internal PLL. | Input | | RST | Reset — Holds the device inactive and resets the device to its initial power-on state when asserted High. Weakly pulled Low internally. | Input | | ZQ | <b>Driver Impedance Control Resistor Input</b> — Must be connected to V <sub>SS</sub> through an external resistor RQ to program driver impedance. | Input | | ZT | ODT Impedance Control Resistor Input — Must be connected to V <sub>SS</sub> through an external resistor RT to program ODT impedance. | Input | | RCS | Current Source Resistor Input — Must be connected to $V_{SS}$ through an external $2K\Omega$ resistor to provide an accurate current source for the PLL. | Input | | MZT[1:0] | ODT Mode Select — Set the default ODT state globally for all input groups during power-up and reset. Must be tied High or Low. MZT[1:0] = 00: disables ODT on all input groups, regardless of PZT[1:0]. MZT[1:0] = 01: enables strong ODT on select input groups, as specified by PZT[1:0]. MZT[1:0] = 10: enables weak ODT on select input groups, as specified by PZT[1:0]. MZT[1:0] = 11: reserved. Note: The ODT state for each input group can be changed at any time via the Configuration Registers. | Input | | Symbol | Description | Туре | |-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------| | PZT[1:0] | ODT Configuration Select — Set the default ODT state for various combinations of input groups during power-up and reset, when MZT[1:0] = 01 or 10. Must be tied High or Low. PZT[1:0] = 00: enables ODT on write data only. PZT[1:0] = 01: enables ODT on write data and input clocks. PZT[1:0] = 10: enables ODT on write data, address, and control. PZT[1:0] = 11: enables ODT on write data, input clocks, address, and control. Note: The ODT state for each input group can be changed at any time via the Configuration Registers. | Input | | $V_{\mathrm{DD}}$ | Core Power Supply | _ | | $V_{DDQ}$ | I/O Power Supply | _ | | V <sub>REF</sub> | Input Reference Voltage — Input buffer reference voltage. | _ | | $V_{SS}$ | Ground | _ | | TCK | JTAG Clock — Weakly pulled Low internally. | Input | | TMS | JTAG Mode Select — Weakly pulled High internally. | Input | | TDI | JTAG Data Input — Weakly pulled High internally. | Input | | TDO | JTAG Data Output | Output | | MCH | <b>Must Connect High</b> — May be tied to $V_{DDQ}$ directly or via a $1k\Omega$ resistor. | Input | | MCL | <b>Must Connect Low</b> — May be tied to $V_{SS}$ directly or via a $1k\Omega$ resistor. | Input | | NC | No Connect — There is no internal chip connection to these pins. They may be left unconnected, or tied/driven High or Low. | _ | | NUI | Not Used Input — There is an internal chip connection to these input pins, but they are unused by the device. They are pulled Low internally. They may be left unconnected or tied/driven Low. They should not be tied/driven High. | Input | | NU <sub>IO</sub> | Not Used Input/Output — There is an internal chip connection to these I/O pins, but they are unused by the device. The drivers are tri-stated internally. They are pulled Low internally. They may be left unconnected or tied/driven Low. They should not be tied/driven High. | I/O | ### **Initialization Summary** Prior to functional use, these devices must first be initialized and configured. The steps described below will ensure that the internal logic has been properly reset, and that functional timing parameters have been configured. # Flow Chart Power-Up Reset SRAM Wait for Calibrations Enable PLL Wait for Lock Training No Required? Yes Address / Control Input Training Read Data Output Training Write Data Input Training Additional Configuration Normal Operation No #### Notes: - MZT[1:0] and PZT[1:0] mode pins are used to set the default ODT state of all input groups at power-up, and whenever RST is asserted High. The ODT state for each input group can be changed any time thereafter using Register Write Mode to program certain bits in the Configuration Registers. - Calibrations are performed for driver impedance, ODT impedance, and the PLL current source immediately after RST is de-asserted Low. The calibrations can take up to 384K cycles total. See the Power-Up and Reset Requirements section for more information. - 3. The PLL can be enabled by the PLL pin, or by the PLL Enable (PLE) bit in the Configuration Registers. See the PLL Operation section for more information. - 4. If the PLE register bit is used to enable the PLL, then Register Write Mode will likely have to be utilized in the "Asynchronous, Pre-Input Training" method in order to change the state of the bit, since Address / Control Input Training has not yet been performed. See the Configuration Registers section for more information. - 5. It can take up to 64K cycles for the PLL to lock after it has been enabled. - Special Loopback Modes are available in these devices to perform Address / Control Input Training; they are selected and enabled via the Loopback Mode Select (LBK[1:0]) and Loopback Mode Enable (LBKE) bits in the Configuration Registers. - If Loopback Modes are used to perform Address / Control Input Training, then Register Write Mode will likely have to be utilized in the "Asynchronous, Pre-Input Training" method in order to change the states of the LBK[1:0] and LBKE register bits. - Loopback Modes can also be used for Read Data Output Training, if desired. See the Signal Timing Training and Loopback Mode sections for more information. - 9. "Additional Configuration" includes any other configuration changes required by the system. Since this step is performed after Address / Control Input Training, Register Write Mode can be utilized in the "Asynchronous, Post-Input Training" method (or perhaps the "Synchronous" method, if the synchronous timing requirements can be met at the particular operating frequency). - 10. It is up to the system to determine if/when re-training is necessary. ### Power-Up and Reset Requirements For reliability purposes, power supplies must power up simultaneously, or in the following sequence: V<sub>SS</sub>, V<sub>DD</sub>, V<sub>DDQ</sub>, V<sub>REF</sub> and inputs. Power supplies must power down simultaneously, or in the reverse sequence. After power supplies power up, the following start-up sequence must be followed. Step 1: Assert RST High for at least 1ms. While RST is asserted high: - The PLL is disabled. - The states of $\overline{LD}$ , R/W, and MRW control inputs are ignored. **Note**: If possible, RST should be asserted High before input clocks begin toggling, and remain asserted High until input clocks are stable and toggling within specification, in order to prevent unstable, out-of-spec input clocks from causing trouble in the SRAM. Step 2: Begin toggling input clocks. After input clocks begin toggling, but not necessarily within specification: - DQ are placed in the non-Read state, and remain so until the first Read operation. - QVLD are driven Low, and remain so until the first Read operation. - CQ, $\overline{CQ}$ begin toggling, but not necessarily within specification. Step 3: Wait until input clocks are stable and toggling within specification. Step 4: De-assert RST Low. Step 5: Wait at least 384K (393,216) cycles. During this time: - Driver and ODT impedances are calibrated. Can take up to 320K cycles. - The current source for the PLL is calibrated (based on RCS pin). Can take up to 64K cycles. Step 6: Enable the PLL. Step 7: Wait at least 64K (65,536) cycles for the PLL to lock. After the PLL has locked: • CQ, CQ begin toggling within specification. Step 8: Continue initialization (see the Initialization Flow Chart). #### Reset Usage Although not generally recommended, RST may be asserted High at any time after completion of the initial power-up sequence described above, to reset the SRAM control logic to its initial power-on state. However, whenever RST is subsequently de-asserted Low, as in step 4 above, steps 5~7 above must be followed before normal operation is resumed. It is up the system to determine whether further re-initialization beyond step 7 (as outlined in the Initialization Flow Chart) is required before normal operation is resumed. Note: Memory array content may be perturbed/corrupted when RST is asserted High. # **PLL Operation** A PLL is implemented in these devices to control all output timing. It uses the CK input clock as a source, and is enabled when all of the following conditions are met: - 1. RST is de-asserted Low, and - 2. Either the PLL Enable pin (PLL) or the PLL Enable register bit (PLE) is asserted High, and - 3. CK cycle time $\leq$ t<sub>KHKH</sub> (max), as specified in the AC Timing Specifications section. Once enabled, the PLL requires 64K stable clock cycles in order to lock/synchronize properly. When the PLL is enabled, it aligns output clocks and read data to input clocks (with some fixed delay), and it generates all mid-cycle output timing. See the Output Timing section for more information. The PLL can tolerate changes in input clock frequency due to clock jitter (i.e. such jitter will not cause the PLL to lose lock/ synchronization), provided the cycle-to-cycle jitter does not exceed 200ps (see "t<sub>KJITcc</sub>" in the AC Timing Specifications section for more information). However, the PLL must be resynchronized (i.e. disabled and then re-enabled) whenever the nominal input clock frequency is changed. The PLL is disabled when any of the following conditions are met: - 1. RST is asserted High, or - 2. Both the PLL Enable pin (PLL) and the PLL Enable register bit (PLE) are deasserted Low, or - 3. CK is stopped for at least 30ns, or CK cycle time $\geq$ 30ns. ### **On-Chip Error Correction** These devices implement a single-error correct, single-error detect (SEC-SED) ECC algorithm (specifically, a Hamming Code) on each 18-bit data word transmitted in DDR fashion on each 9-bit data bus (i.e., transmitted on D/Q[8:0], D/Q[17:9], D/Q[26:18], and D/Q[35:27]). To accomplish this, 5 ECC parity bits (invisible to the user) are utilized per every 18 data bits (visible to the user). As such, these devices actually comprise 184Mb of memory, of which 144Mb are visible to the user. The ECC algorithm cannot detect multi-bit errors. However, these devices are architected in such a way that a single SER event very rarely causes a multi-bit error across any given "transmitted data unit", where a "transmitted data unit" represents the data transmitted as the result of a single read or write operation to a particular address. The extreme rarity of multi-bit errors results in the SER mentioned previously (i.e., <0.002 FITs/Mb, measured at sea level). Not only does the on-chip ECC significantly improve SER performance, but it can also free up the entire memory array for data storage. Very often SRAM applications allocate 1/9th of the memory array (i.e., one "error bit" per eight "data bits", in any 9-bit "data byte") for error detection (either simple parity error detection, or system-level ECC error detection and correction). Depending on the application, such error-bit allocation may be unnecessary in these devices, in which case the entire memory array can be utilized for data storage, effectively providing 12.5% greater storage capacity compared to SRAMs of the same density not equipped with on-chip ECC. ### **Configuration Registers** These devices utilize a set of registers for device configuration. The configuration registers are written via **Register Write Mode**, which is initiated by asserting MRW High and $\overline{\text{LD}}$ Low. When Register Write Mode is utilized, up to sixteen distinct 6-bit registers can be programmed using SDR timing on the SA[10:1] address input pins. The DQ data input pins are not used. **Note**: Register Write Mode only provides the ability to write the configuration registers. The ability to read the configuration registers is provided via a private JTAG instruction and register. Please contact GSI for more information. Register Write Mode can be utilized in two ways: - 1. **Asynchronous Method**: MRW is driven asynchronously, such that is does not meet setup and hold time specs to ↑CK. - 2. Synchronous Method: MRW is driven synchronously, such that is meets setup and hold time specs to \CK. Regardless how Register Write Mode is utilized, at least 16 NOPs must be initiated before beginning a Register Write sequence, to ensure any previous Read and Write operations are completed before the sequence begins. And, at least 16 NOPs must be initiated after completing a Register Write sequence and before initiating Read and Write operations, and before utilizing Loopback Mode, to allow sufficient time for the newly programmed register settings to take effect. # Register Write Mode Utilization - Asynchronous Method Register Write Mode can be utilized asynchronously up to the full operating speed of the device. When Register Write Mode is utilized asynchronously, there are two cases to consider: - 1. **Pre Input Training:** SA[10:1], $\overline{LD}$ , $R/\overline{W}$ are driven such that they do not meet setup and hold time specs to $\uparrow CK$ . - 2. **Post Input Training**: SA[10:1], $\overline{LD}$ , R/ $\overline{W}$ are driven such that they meet setup and hold time specs to $\uparrow$ CK. Each case is examined separately below. #### **Pre Input Training Requirements** In this case, MRW, $\overline{LD}$ , R/ $\overline{W}$ , and SA[10:1] are all driven asynchronously. When Register Write Mode is utilized in this manner, only one register can be programmed during any particular instance that MRW is asserted High. The requirements for this usage case are as follows: - At least 16 NOPs must be initiated before and after the Register Write sequence. - MRW High must meet minimum pulse width requirements (tMRWPW). - LD Low and SA[10:1] Valid must meet minimum setup time requirements (tMRWS) to MRW High. - LD Low and SA[10:1] Valid must meet minimum hold time requirements (tMRWH) from MRW Low. - R/W High must also meet minimum setup time requirements (tMRWS) to MRW High, if inadvertent memory writes are to be prevented during the Register Write process. Otherwise, R/W state is "don't care". - R/W High must also meet minimum hold time requirements (tMRWH) from MRW Low, if inadvertent memory writes are to be prevented during the Register Write process. Otherwise, R/W state is "don't care". **Note**: tMRWPW = tMRWS = tMRWH = 4 cycles (minimum). **Note**: Inadvertent memory reads will occur while MRW and $\overline{LD}$ are Low and R/ $\overline{W}$ is High during the Register Write process. The memory reads are harmless, and can be ignored. #### Post Input Training Requirements In this case, MRW is driven asynchronously, whereas $\overline{\text{LD}}$ , $R/\overline{W}$ , and SA[10:1] are all driven synchronously (i.e. they all meet setup and hold time specs to $\uparrow$ CK). When Register Write Mode is utilized in this manner, multiple registers can be programmed during any particular instance that MRW is asserted High. The timing diagrams below arbitrarily show four registers programmed while MRW is asserted High, but in practice it can be any number greater than or equal to one. The requirements for this usage case are as follows: - At least 16 NOPs must be initiated before and after the Register Write(s). - MRW High must meet minimum setup time requirements (tMRWS) to the \tag{CK} that generates the first Register Write. - MRW High must meet minimum hold time requirements (tMRWH) from the \tag{CK} that generates the first NOP after the last Register Write. - LD must be driven Low (synchronously) and SA[10:1] must be driven Valid (synchronously) for each Register Write. - $R/\overline{W}$ state is a "don't care" (synchronously) for each Register Write. **Note**: tMRWS = tMRWH = 4 cycles (minimum). # Asynchronous Register Write Timing Diagram - Pre Input Training # Asynchronous Register Write Timing Diagram - Post Input Training Rev: 1.10 12/2017 10/43 © 2014, GSI Technology ### Register Write Mode Utilization - Synchronous Method Register Write Mode can also be utilized synchronously up to the full operating speed of the device. However, MRW cannot be trained using Loopback Mode, so the ability to use it synchronously may be limited to slower operating frequencies where the lack of training capability is less problematic for the user. In this case, MRW, $\overline{\text{LD}}$ , R/ $\overline{\text{W}}$ , and SA[10:1] are all driven synchronously (i.e. they all meet setup and hold time specs to $\uparrow$ CK). When Register Write Mode is utilized in this manner, multiple registers can be programmed in successive cycles. The timing diagrams below arbitrarily show four registers programmed in successive cycles, but in practice it can be any number greater than or equal to one. The requirements for this usage case are as follows: - At least 16 NOPs must be initiated before and after the Register Write(s). - MRW must be driven High (synchronously), $\overline{\text{LD}}$ must be driven Low (synchronously), and SA[10:1] must be driven Valid (synchronously) for each Register Write. - $R/\overline{W}$ state is a "don't care" (synchronously) for each Register Write. # Synchronous Register Write Timing Diagram # **Register Description** As described previously, Register Write Mode provides the ability to program up to sixteen distinct 6-bit configuration registers using SDR timing on the SA[10:1] address input pins. Specifically, SA[4:1] are used to select one of the sixteen distinct registers, and SA[10:5] are used to program the six data bits of the selected register. The registers are defined as follows: | Address | SA10 | SA9 | SA8 | SA7 | SA6 | SA5 | SA4 | SA3 | SA2 | SA1 | | |-----------|------------------------------------|-------|---------|-----------|-------|--------|-----|------------|------------|-----|---------| | Pin | 8G | 6G | 8J | 6J | 8M | 6M | 8P | 6P | 8T | 6T | Reg# | | Bit Usage | | R | egister | Data Bit | S | | Re | | | | | | Active | | | | | | RLM | 0 | 0 | 0 | 0 | 0 | | Active | | | | RSVD[2:0] | | PLE | 0 | 0 | 0 | 1 | 1 | | Active | | | | LBK | [1:0] | LBKE | 0 | 0 | 1 | 0 | 2 | | Active | DZT | [1:0] | KDZ | Γ[1:0] | CKZ | Γ[1:0] | 0 | 0 | 1 | 1 | 3 | | Active | | | CZT | [1:0] | AZT | [1:0] | 0 | 1 | 0 | 0 | 4 | | Unused | | | | | | | Al | l Others e | xcept "111 | Χ" | 5 ~ 13 | | Active | Reserved for GSI Internal Use Only | | | | | | 1 | 1 | 1 | Х | 14 ~ 15 | #### Notes: - 1. Unused/unlabeled register bits should be written to "0". - 2. The RSVD[2:0] bits in Register #1 should be written to "100". - 3. Registers #14 and #15 are reserved for GSI internal use only. Users should not access these registers. # **Register Bit Definitions** | Read Latency Select | | | | | |---------------------|-------------------------|--|--|--| | RLM | | | | | | 0 | reserved | | | | | 1 | Read Latency = 6 cycles | | | | | 1 | POR/RST Default | | | | | PLL Enable | | | | | |------------|-----------------------------|--|--|--| | PLE | | | | | | 0 | Disable PLL, if PLL pin = 0 | | | | | 1 | Enable PLL | | | | | 0 | POR/RST Default | | | | | Loopback Mode Enable | | | | | |----------------------|-----------------------|--|--|--| | LBKE | | | | | | 0 | Disable Loopback Mode | | | | | 1 | Enable Loopback Mode | | | | | 0 | POR/RST Default | | | | | Loopback Mode Select | | | | | | | |----------------------|---|-----------------------------------|--|--|--|--| | LBK[1:0] | | | | | | | | 0 | 0 | XOR Loopback Mode, input group #1 | | | | | | 0 | 1 | XOR Loopback Mode, input group #2 | | | | | | 1 | 0 | INV Loopback Mode, input group #1 | | | | | | 1 | 1 | INV Loopback Mode, input group #2 | | | | | | 0 | 0 | POR/RST Default | | | | | **Note**: In the ODT Control register bit definitions below, MZT[1:0] and PZT[1:0] pins set the default state of the register bits at power-up and whenever RST is asserted High. The register bits can then be overwritten (via Register Write Mode), while RST is de-asserted Low, to change the state of the feature controlled by the register bits. | Input Clock ODT Control | | | | | | | | | |----------------------------------------------------------------------------------|------------------------------------|-------------------------|--|--|--|--|--|--| | CKZT1 | CKZT0 | | | | | | | | | KDZT1 | KDZT0 | | | | | | | | | 0 | 0 | disabled | | | | | | | | 0 | 1 | enabled: PU = PD = RT | | | | | | | | 1 | 0 | enabled: PU = PD = 2*RT | | | | | | | | 1 | 1 | reserved | | | | | | | | 00, if MZT[1:0] =<br>01, if MZT[1:0] =<br>10, if MZT[1:0] =<br>11, if MZT[1:0] = | 01 and PZT0 = 1<br>10 and PZT0 = 1 | POR/RST Default | | | | | | | | Add | Address & Control ODT Control | | | | | | | | | | |----------------------------------------------------------------------------------|-------------------------------|-------------------------|--|--|--|--|--|--|--|--| | AZT1 | AZT0 | | | | | | | | | | | CZT1 | CZT0 | | | | | | | | | | | 0 | 0 | disabled | | | | | | | | | | 0 | 1 | enabled: PU = PD = RT | | | | | | | | | | 1 | 0 | enabled: PU = PD = 2*RT | | | | | | | | | | 1 | 1 | reserved | | | | | | | | | | 00, if MZT[1:0] =<br>01, if MZT[1:0] =<br>10, if MZT[1:0] =<br>11, if MZT[1:0] = | 10 and PZT1 = 1 | POR/RST Default | | | | | | | | | | Write Data ODT Control | | | | | | | | | |------------------------|------------|-------------------------|--|--|--|--|--|--| | DZT1 | DZT0 | | | | | | | | | 0 | 0 | disabled | | | | | | | | 0 | 1 | enabled: PU = PD = RT | | | | | | | | 1 | 0 | enabled: PU = PD = 2*RT | | | | | | | | 1 | 1 | reserved | | | | | | | | 01, if MZT | [1:0] = 10 | POR/RST Default | | | | | | | ### Signal Timing Training Signal timing training (aka "deskew") is often required for reliable signal transmission between components at the I/O speeds supported by these devices. Typically, the timing training is performed in the following sequence: - Step 1: Address / Control input training. These devices support a special Loopback Mode of operation to facilitate address / control input training. - Step 2: Read Data output training. These devices support a special Loopback Mode of operation to facilitate read data output training. Alternatively, slow-frequency Memory Write operations can be used to store DDR data patterns in the memory array reliably (full-frequency Memory Write operations cannot be used because write data signals have not been trained yet), and full-frequency Memory Read operations can then be used to train the read data output signals. - Step 3: Write Data input training. Since address, control, and read data signals have already been trained at this point, full-frequency Memory Write and Read operations can then be used to train the write data inputs. #### Loopback Mode These devices support two distinct **Loopback Modes** of operation, which can be used to: - 1. Perform per-pin training on the address (SA), control $(\overline{LD}, R/\overline{W})$ , and write data clock (KD, $\overline{KD})$ inputs. - 2. Perform per-pin training on the read data (DQ) outputs. In both cases, SA, $\overline{LD}$ , R/ $\overline{W}$ , KD, $\overline{KD}$ input pin values are sampled, logically manipulated, and looped back to DQ output pins. Register bit LBKE is used to enable/disable Loopback Mode. When LBKE = 1 and MRW = 0, Loopback Mode is enabled, and Memory Read and Write operations are blocked regardless of the states of $\overline{\text{LD}}$ and R/W. When LBKE = 0 or MRW = 1, Loopback Mode is disabled. See the State Truth Table for more information. Register bits LBK[1:0] are used to select between the two distinct Loopback Modes supported by the design (controlled by LBK1), and between the two groups of inputs used during the selected Loopback Mode (controlled by LBK0), as follows: - LBK[1:0] = 00: selects XOR LBK Mode using Input Group 1. Loopback Mode "00". - LBK[1:0] = 01: selects XOR LBK Mode using Input Group 2. Loopback Mode "01". - LBK[1:0] = 10: selects INV LBK Mode using Input Group 1. Loopback Mode "10". - LBK[1:0] = 11: selects INV LBK Mode using Input Group 2. Loopback Mode "11". **Note**: For convenience, KD clocks have been included in the group of inputs that can be trained via Loopback Mode. However, the timing requirement for KD clocks is that their edges be tightly aligned to CK clock edges, unlike the timing requirement for address/control signals, whose edges must be centered (approximately) between CK edges in order to optimize setup and hold times to those CK edges. Consequently, it is questionable whether Loopback Mode can be used to train KD clocks effectively. #### Loopback Latency Loopback Latency ("LBKL") - i.e. the number of cycles from when the inputs are sampled to when the proper result appears on the output pins, is equal to 7 cycles. #### **Enabling Loopback Mode** Loopback Mode is enabled as follows: - Step 1: Initiate a Register Write operation with SA[10:1] = "000ab1.0010" to select Register #2, set LBKE = 1 to enable Loopback Mode, and set LBK[1:0] to "ab" to select Loopback Mode "ab". - Step 2: Wait 16 cycles for new register settings to take effect. Loopback Mode "ab" is enabled after step 2 because MRW = 0, LBKE = 1, and LBK[1:0] = "ab". #### Changing Loopback Modes Once enabled, Loopback Mode can be changed as follows - Step 1: Initiate a Register Write operation with SA[10:1] = "000cd1.0010" to select Register #2, keep LBKE = 1 to keep Loopback Mode enabled, and set LBK[1:0] to "cd" to select Loopback Mode "cd". - Step 2: Wait 16 cycles for new register settings to take effect. Loopback Mode "cd" is enabled after step 2 because MRW = 0, LBKE = 1, and LBK[1:0] = "cd". #### Disabling Loopback Mode Loopback Mode is disabled as follows: - Step 1: Initiate a Register Write operation with SA[10:1] = "000xx0.0010" to select Register #2 and set LBKE = 0 to disable Loopback Mode. - Step 2: Wait 16 cycles for new register settings to take effect. Loopback Mode is disabled after step 2 because LBKE = 0. #### XOR LBK Mode XOR LBK Mode is for address/control input training. It is defined as follows: - Each input pin of the selected input group is sampled on $\uparrow$ CK and $\uparrow$ CK. - For each input sampled, the value sampled on $\uparrow$ CK is XORed with the value sampled on $\uparrow$ CK. - For each input sampled, the XOR result is subsequently driven out on its associated output pin (concurrently with \(^1\)CQ) for one full clock cycle, beginning "LBKL" cycles after the input is sampled. Consequently, the output data pattern is always SDR regardless of the input data pattern, and regardless whether the SRAM samples the inputs correctly or not. The SDR output data pattern enables address/control inputs to be trained before data outputs. XOR LBK Mode enables the controller to input various SDR and DDR data patterns on a particular input, and then determine whether the SRAM sampled them correctly or not by observing SDR data patterns on the associated output. Via multiple iterations of this process, the controller can adjust its output timing (in order to adjust the SRAM input timing) until optimum setup and hold margin at both SRAM input sample points is achieved, thereby individually "training" each address/control input pin. ### **INV LBK Mode** INV LBK Mode is primarily for read data output training. It is defined as follows: - Each input pin of the selected input group is sampled on $\uparrow$ CK and $\uparrow$ CK. - For each input sampled, the value sampled on \CK is subsequently driven out on its associated output pin (concurrently with \CQ) for half a clock cycle, beginning "LBKL" cycles after the input is sampled. - For each input sampled, the value sampled on $\uparrow \overline{CK}$ is *inverted* and then subsequently driven out on its associated output pin (concurrently with $\uparrow \overline{CQ}$ ) for half a clock cycle, beginning "LBKL + 0.5" cycles after the input is sampled. Consequently, the output data pattern is DDR if the input data pattern is SDR (and vice versa), provided the SRAM samples the inputs correctly. Therefore, to ensure deterministic output behavior, address/control inputs should be trained before data outputs. INV LBK Mode enables the controller to input various SDR (or DDR) data patterns on a particular input, to generate deterministic DDR (or SDR) data patterns on a particular output. The controller latches the output as it would during a normal Read operation, and verifies whether it received the expected values or not. Via multiple iterations of this process, the controller can adjust its input timing until optimum setup and hold margin at both controller input sample points is achieved, thereby individually "training" each read data output pin. **Note**: INV LBK Mode can be used for address/control input training, if desired. However, such usage can be problematic because the output data pattern may be erroneous (i.e. it could be SDR or DDR regardless of the input pattern) if the SRAM samples the input incorrectly. In which case the controller may have difficulty detecting the erroneous behavior, and/or interpreting it. # **Entering XOR LBK Mode** # **Exiting XOR LBK Mode** Note: "Input" represents any loop-backed input pin. "Output" represents the output pin on which "Input" is looped back. # **Entering INV LBK Mode** # **Exiting INV LBK Mode** Note: "Input" represents any loop-backed input pin. "Output" represents the output pin on which "Input" is looped back. ### Loopback Mode Input Group Definition and Input-to-Output Pin Mapping Inputs are divided into 2 groups because there are up to 28 inputs to train (22 address, 2 control, and 4 KD clocks), but as few as 18 outputs available to loop them back to (in x18 devices). There are 18 inputs per group - one per DQ output in x18 devices, and one per two DQ outputs in x36 devices. | Bit # | Input | Pins | Input S | Signals | Outp | out Pins | Outpu | ut Signals | | |-------|-------|------|---------|---------|------|----------|-------|------------|--------------------------------| | DIL# | GP1 | GP2 | GP1 | GP2 | x18 | x36 | x18 | x36 | | | 1 | 8P | 8V | SA4 | SA0 | 13V | 13V, 12W | DQ8 | DQ8, DQ17 | | | 2 | 8M | 8T | SA6 | SA2 | 13T | 13T, 12U | DQ7 | DQ7, DQ16 | e(s) | | 3 | 8J | | SA8 | RSVD | 13P | 13P, 12R | DQ6 | DQ6, DQ15 | Byt | | 4 | 9H | 9L | SA16 | KD0 | 13N | 13N, 12P | DQ5 | DQ5, DQ14 | Data | | 5 | 8G | 9K | SA10 | KD0 | 12J | 12J, 12M | DQ4 | DQ4, DQ13 | tput | | 6 | 9F | 7H | SA18 | R/W | 12G | 12G, 13H | DQ3 | DQ3, DQ12 | Out | | 7 | 8E | | SA12 | RSVD | 12F | 12F, 13G | DQ2 | DQ2, DQ11 | Side | | 8 | 9D | | SA20 | RSVD | 12D | 12D, 13E | DQ1 | DQ1, DQ10 | Right Side Output Data Byte(s) | | 9 | 8C | | SA14 | RSVD | 12B | 12B, 13C | DQ0 | DQ0, DQ9 | | | 10 | 6T | | SA1 | RSVD | 2W | 2W, 1V | DQ9 | DQ18, DQ27 | | | 11 | 6P | 6V | SA3 | SA21 | 2U | 2U, 1T | DQ10 | DQ19, DQ28 | e(s) | | 12 | 6M | | SA5 | RSVD | 2R | 2R, 1P | DQ11 | DQ20, DQ29 | Byt | | 13 | 6J | 7N | SA7 | LD | 2P | 2P, 1N | DQ12 | DQ21, DQ30 | Data | | 14 | 5H | 5L | SA15 | KD1 | 2M | 2M, 2J | DQ13 | DQ22, DQ31 | tput | | 15 | 6G | 5K | SA9 | KD1 | 1H | 1H, 2G | DQ14 | DQ23, DQ32 | no s | | 16 | 5F | | SA17 | RSVD | 1G | 1G, 2F | DQ15 | DQ24, DQ33 | Left Side Output Data Byte(s) | | 17 | 6E | | SA11 | RSVD | 1E | 1E, 2D | DQ16 | DQ25, DQ34 | Left | | 18 | 5D | 6C | SA19 | SA13 | 1C | 1C, 2B | DQ17 | DQ26, DQ35 | | #### **Notes:** - 1. Blue shading indicates input pins that are unused (NU) in certain device configurations. During Loopback Mode, the associated output pins loop back the states of those input pins regardless whether they are used or unused. - 2. Gray shading indicates Group 2 inputs that are reserved (RSVD) for future use. During Loopback Mode, the associated output pins act as if they were looping back input pins tied Low. - 3. The 18 unused DQ in x18 devices remain in their "NU" states during Loopback Mode. #### Address Bus Utilization and Bank Access Restrictions The address bus is a non-multiplexed SDR bus. One memory address may be loaded per cycle - a read address at $\uparrow$ CK or a write address at $\uparrow$ CK; consequently only one memory operation - a Read or a Write - may be initiated per clock cycle. The address bus is also sampled at $\uparrow$ CK during a Register Write operation. #### Address Bit Encoding | Command | Addr | Device | | SA Address Bits | | | | | | | | | | | | | | | | | | | | | |----------|------|--------|----|----------------------------------------------|----|----|----|----|-------|------|------------|----|----|---------|---------|-----|---------|---|---------|---|---|---|---|---| | | Load | 201.00 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Read | ↑CK | x36 | NU | NU Address | | | | | | | | | В | A | | Add | Address | | В | A | | | | | | Neau | TOR | x18 | | Address | | | | | | | | В | ВА | | Address | | В | A | | | | | | | | Write | ↑CK | x36 | NU | | | | | | А | ddre | SS | | | | | | В | A | Address | | В | A | | | | vviite | TCK | x18 | | Address | | | | | | | | В | A | Address | | | В | A | | | | | | | | Register | ↑CK | x36 | NU | NU X X X X X X X X X X Register Da | | | | | | ta | Register # | | | Χ | | | | | | | | | | | | Write | ICK | x18 | Χ | X X X X X X X X X X X Register Data Register | | | | | ster# | | Χ | | | | | | | | | | | | | | Note: BA = Bank Address #### **Bank Access Restrictions** - 1. In -133 devices only, Read in cycle "n" must be to a different bank than Read in cycle "n-1". - 2. In all devices, Read in cycle "n" must be to a different bank than Write in cycle "n-5" (due to Write Buffering). **Note**: Bank restriction #2 can be avoided by always initiating at least 5 NOPs during Write -> Read transitions, to provide sufficient time for the Write Buffers to flush to the memory array after a series of Writes, before the next Read occurs. # **Read Latency** Read Latency (i.e. the number of cycles from read command input to first read data output) is specified as follows: | Read Latency | Comment | |--------------|----------------------------------------------------------| | 6 cycles | First read data output 6 cycles after read command input | Note: The RLM register bit must remain "1" in these devices while initiating Read operations, to keep Read Latency = 6 cycles. # Write Latency Write Latency (i.e. the number of cycles from write command input to first write data input) is specified as follows: | Write Latency | Comment | |---------------|------------------------------------------------------------| | 0 cycles | First write data input concurrent with write command input | # Read / Write Coherency These devices are fully coherent. That is, Read operations always return the most recently written data to a particular address, even when a Read operation to a particular address occurs one cycle after a Write operation to the same address. ### State Truth Table | RST | MRW | LBKE | LD | R/W | SA | DQ (D) | SRAM State | DQ (Q) | |-----|-----|------|----|-------|-----------------------|---------|-------------------------|-----------------| | 1 | Х | Х | Х | Х | Χ | Х | X Reset | | | 0 | 1 | Х | 0 | Х | V | Х | X Register Write Mode L | | | 0 | 0 | 1 | Х | Х | Х | Х | Loopback Mode | Loopback | | 0 | 1 | Χ | 1 | S00 C | See Clock Truth Table | | Memory Mode | See Clock Truth | | 0 | 0 | 0 | Х | 366.0 | IUCK IIUU | I IANIE | (Read, Write, NOP) | Table | Note: 1 = High; 0 = Low; V = Valid; X = don't care. ### **Clock Truth Table** | SA | MRW | LD | R/W | Current Operation | DQ | (D) | DQ (Q) | | | |--------------------------|--------------------------|--------------------------|--------------------------|-------------------|--------------------------|----------------------------------------|----------------------------|-----------------------------------------|--| | ↑CK<br>(t <sub>n</sub> ) | ↑CK<br>(t <sub>n</sub> ) | ↑CK<br>(t <sub>n</sub> ) | ↑CK<br>(t <sub>n</sub> ) | (t <sub>n</sub> ) | ↑KD<br>(t <sub>n</sub> ) | ↑ <del>KD</del><br>(t <sub>n+½</sub> ) | ↑CQ<br>(t <sub>n+6</sub> ) | ↑ <del>CQ</del><br>(t <sub>n+6½</sub> ) | | | V | Х | 1 | Х | NOP | Х | Х | Hi-Z / | other | | | V | 0 | 0 | 0 | Write | D1 | D2 | Hi-Z / | other | | | V | 0 | 0 | 1 | Read | Х | Х | Q1 | Q2 | | | V | 1 | 0 | Х | Register Write | Х | Х | Unde | efined | | #### Notes: - 1. 1 = High; 0 = Low; V = Valid; X = don't care. - 2. D1 and D2 indicate the first and second pieces of write data transferred during Write operations. - 3. Q1 and Q2 indicate the first and second pieces of read data transferred during Read operations. - 4. When DQ ODT is disabled, DQ pins are tri-stated for one cycle in response to NOP and Write commands, 6 cycles after the command is sampled. See the DQ ODT Control section below for how the state of the DQ pins is controlled when DQ ODT is enabled. #### DQ ODT Control A robust methodology has been developed for these devices for controlling when DQ ODT is enabled and disabled during Write-to-Read and Read-to-Write transitions. Specifically, the methodology can ensure that the DQ bus is never pulled to $V_{DDQ}/2$ by the SRAM ODT and/or by the controller ODT during the transitions (or at any other time). Such a condition is best avoided, because if an input signal is pulled to $V_{DDQ}/2$ (i.e. to $V_{REF}$ - the switch point of the diff-amp receiver), it could cause the receiver to enter a meta-stable state and consume more power than it normally would otherwise. This could result in the device's operating currents being higher than specified. The fundamental concept of the methodology is - both the SRAM and the controller drive the DQ bus Low (with DQ ODT disabled) at all times except: - 1. When a particular device is driving the DQ bus with valid data, and - 2. From shortly before to shortly after a particular device is receiving valid data on the DQ bus, during which time the receiving device enables its DQ ODT. And, during Write-to-Read and Read-to-Write transitions, each device enables and disables its DQ ODT while the other device is driving DQ Low, thereby ensuring that the DQ bus is never pulled to $V_{DDO}/2$ . **Note**: This methodology also reduces power consumption, since there will be no DC current through either device's DQs when both devices are driving Low. In order for this methodology to work as described, the controller must have the ability to: - 1. Place the SRAM into "DQ Drive Low Mode" at the appropriate times (i.e. before and after the SRAM drives read data), and - 2. Place the SRAM into "DQ ODT Mode" at the appropriate times (i.e. before, during, and after the SRAM receives write data). That ability is provided via the existing $R/\overline{W}$ control pin. When the SRAM samples $R/\overline{W}$ High (regardless of the state of $\overline{LD}$ ), it disables its DQ ODT, and drives the DQ bus Low except while driving valid read data in response to Read operations. When the SRAM samples $R/\overline{W}$ Low (regardless of the state of $\overline{LD}$ ), it disables its DQ drivers, and enables its DQ ODT. Note that NOPs initiated with $R/\overline{W}$ High and $\overline{LD}$ High are referred to as "NOPr" operations. Note that NOPs initiated with $R/\overline{W}$ Low and $\overline{LD}$ High are referred to as "NOPw" operations. This extended definition of the $R/\overline{W}$ control pin allows the controller to: - Place the SRAM in DQ ODT Mode, via NOPw operations, before initiating Write operations. - Keep the SRAM in DQ ODT Mode, via NOPw operations, after initiating Write operations. - Place the SRAM in DQ Drive Low Mode, via NOPr operations, before initiating Read operations. - Keep the SRAM in DQ Drive Low Mode, via NOPr operations, after initiating Read operations. ### **Operation Sequence Rule** Because of how $R/\overline{W}$ is used to control the state of the DQs, when a Read operation is initiated in cycle "n", $R/\overline{W}$ must be driven "high" in cycles "n+1" through "n+4" (i.e. a Read operation must always be followed by 4 Read or NOPr operations) in order to ensure that the DQ state in cycle "n+6" is "Read Data". # **DQ Clock Truth Table** In the Truth Table below, gray shading indicates invalid operation sequences; they violate the Operation Sequence Rule. | MRW | LD | R/W | Prior<br>Operation | Current<br>Operation | Future<br>Operation | DQ S | State | | | |--------------------------|--------------------------|--------------------------|------------------------|----------------------|----------------------|----------------------------|----------------------------|-----|------------| | ↑CK<br>(t <sub>n</sub> ) | ↑CK<br>(t <sub>n</sub> ) | ↑CK<br>(t <sub>n</sub> ) | (t <sub>n-4</sub> ) | (t <sub>n</sub> ) | (t <sub>n+4</sub> ) | ↑CK<br>(t <sub>n+2</sub> ) | ↑CK<br>(t <sub>n+6</sub> ) | | | | | | | Read | NOPw | Write or NOPw | Undefined | Terminated | | | | | | | Reau NOPW | | Read or NOPr | Undenned | 0 | | | | Х | 1 | 0 | NOPw, NOPr, or Write | NOPw | Write or NOPw | - Terminated | Terminated | | | | ^ | ' | 0 | NOPW, NOPI, or write | NOPW | Read or NOPr | Terrilinateu | 0 | | | | | | | Dogistor Write | NODW | Write or NOPw | Undefined | Terminated | | | | | | | Register Write | NOPw | Read or NOPr | Unaennea | 0 | | | | | | | Read | NOPr | Write or NOPw | - Read Data | Terminated | | | | | | | Reau | NOPI | Read or NOPr | - Reau Data | 0 | | | | Х | 1 | 1 | 1 | 1 | NOPw, NOPr, or Write | NOPr | Write or NOPw | - 0 | Terminated | | ^ | ' | ' | NOPW, NOPI, or write | NOPI | Read or NOPr | | 0 | | | | | | | Dogistor Write | NOPr | Write or NOPw | Undefined | Terminated | | | | | | | Register Write | NOPI | Read or NOPr | Unaennea | 0 | | | | | | | Read | Write | Write or NOPw | Undefined | Terminated | | | | 0 | 0 | 0 | Reau | vine | Read or NOPr | Undenned | 0 | | | | U | U | 0 | NOPw, NOPr, or Write | Write | Write or NOPw | - Terminated | Terminated | | | | | | | NOPW, NOPI, OF WIRE | wille | Read or NOPr | Terminateu | 0 | | | | | | | Read | Read | Write or NOPw | Dood Data | Undefined | | | | 0 | 0 | 1 | Reau | Read | Read or NOPr | Read Data | Read Data | | | | 0 | 0 | 1 | NODer NODe or Weite | Read | Write or NOPw | 0 | Undefined | | | | | | | NOPw, NOPr, or Write – | Read | Read or NOPr | 0 | Read Data | | | | | | 0 | NOPr or NOPw | | | Terminated | | | | | 1 | 0 | 1 | NOPI OI NOPW | Register Write | X | 0 | Undefined | | | | | | Х | Register Write | | | Undefined | | | | Note: 1 = High; 0 = Low; X = don't care. ### NOPr and NOPw Requirements The number of NOPw and NOPr needed during Write -> Read transitions, and the number of NOPr and NOPw needed during Read -> Write transitions, are as follows: | | Write -> Rea | d Transition | | Read -> Write Transition | | | | | | |---------|---------------------------------------|--------------|-----|--------------------------|-----------|---------------------|-----|--|--| | NOPw (a | NOPw (after Write) NOPr (before Read) | | | | ter Read) | NOPw (before Write) | | | | | min | typ | min | typ | min | typ | min | typ | | | | 0 | 0 | 0 | 0 | 5 | 6~8 | 3 | 4~6 | | | #### Notes: - 1. Min NOPw after Write (0) ensures that the SRAM disables DQ ODT 2.5 cycles after it latches the last piece of write data. Typ NOPw is the same as Min NOPw because it is sufficient to ensure that the controller stops driving the last piece of write data before SRAM DQ ODT disable reaches it (as the result of a subsequent NOPr or Read), regardless of SRAM tKQ, prop delay between SRAM and controller, and operating frequency. - 2. Min NOPr before Read (0) ensures that the SRAM drives Low 4 cycles before it begins driving the first piece of read data. Typ NOPr is the same as Min NOPr because it is sufficient to ensure that the controller enables DQ ODT after SRAM Low drive reaches it (and before the SRAM drives the first piece of read data), regardless of SRAM tKQ, prop delay between SRAM and controller, and operating frequency. - 3. Min NOPr after Read (5) ensures that the SRAM drives Low for 1 cycle after it stops driving the last piece of read data and before it enables DQ ODT (as the result of a subsequent NOPw). Typ NOPr is greater than Min NOPr in order to ensure that the controller disables DQ ODT after SRAM Low drive reaches is (and before the SRAM enables DQ ODT), accounting for SRAM tKQ, prop delay between SRAM and controller, and operating frequency. - 4. Min NOPw before Write (3) ensures that the SRAM enables DQ ODT 1 cycle before it latches the first piece of write data. Typ NOPw is greater than Min NOPw in order to ensure that the controller begins driving the first piece of write data after SRAM DQ ODT enable reaches it, accounting for SRAM tKQ, prop delay between SRAM and controller, and operating frequency. # DQ ODT Control Timing Diagram **Note**: In the diagram above, the controller is disabling its DQ ODT except from the beginning of NOPr6 to the beginning of NOPw3. And while it is disabling its DQ ODT, the controller is driving DQ Low when it isn't driving write data. Whereas, the SRAM is enabling its DQ ODT except from the beginning of NOPr2 to the beginning of NOPw3. And while it is disabling its DQ ODT, the SRAM is driving DQ Low when it isn't driving read data. Rev: 1.10 12/2017 24/43 © 2014, GSI Technology ### Input Timing These devices utilize three pairs of positive and negative input clocks, CK & $\overline{CK}$ and KD[1:0] & $\overline{KD}$ [1:0], to latch the various synchronous inputs. Specifically: During Memory Mode, $\uparrow$ CK latches address (SA) inputs, and $\uparrow$ CK latches control ( $\overline{\text{LD}}$ , R/ $\overline{\text{W}}$ , MRW) inputs. During Register Write Mode, ↑CK latches address and control inputs. During Loopback Mode, $\uparrow$ CK and $\uparrow$ CK latch address, control, and write data clock (KD, $\overline{\text{KD}}$ ) inputs. During Memory Mode, $\uparrow KD[1:0]$ and $\uparrow \overline{KD}[1:0]$ latch particular write data (DQ) inputs, as follows: - $\uparrow$ KD0 and $\uparrow$ KD0 latch DQ[17:0] in x36 devices, and DQ[8:0] in x18 devices. - $\uparrow$ KD1 and $\uparrow$ KD1 latch DQ[35:18] in x36 devices, and DQ[17:9] in x18 devices. ### **Output Timing** These devices provide two pairs of positive and negative output clocks (aka "echo clocks"), $CQ[1:0] \& \overline{CQ}[1:0]$ , whose timing is tightly aligned with read data in order to enable reliable source-synchronous data transmission. These devices utilize a PLL to control output timing. When the PLL is enabled, it generates $0^{\circ}$ and $180^{\circ}$ phase clocks from $\uparrow$ CK that control read data output clock (CQ, $\overline{\text{CQ}}$ ), read data (DQ), and read data valid (QVLD) output timing, as follows: - $\uparrow$ CK+0° generates $\uparrow$ CQ[1:0], $\downarrow$ $\overline{CQ}$ [1:0], Q1 active, and Q2 inactive. - ↑CK+180° generates ↑CQ[1:0], ↓CQ[1:0], Q1 inactive, Q2 active, and QVLD active/inactive. Note: Q1 and Q2 indicate the first and second pieces of read data transferred in any given clock cycle during Read operations. When the PLL is enabled, $\uparrow$ CQ is aligned to an internally-delayed version of $\uparrow$ CK. See the AC Timing Specifications for more information. $\uparrow$ CQ[1:0] and $\uparrow$ CQ[1:0] align with particular DQ and QVLD outputs, as follows: - $\uparrow$ CQ0 and $\uparrow$ CQ0 align with DQ[17:0], QVLD0 in x36 devices, and DQ[8:0], QVLD0 in x18 devices. - ↑CQ1 and ↑CQ1 align with DQ[35:18], QVLD1 in x36 devices, and DQ[17:9], QVLD0 in x18 devices. ### **Driver Impedance Control** **Programmable Driver Impedance** is implemented on the following output signals: • CQ, $\overline{CQ}$ , DQ, QVLD. Driver impedance is programmed by connecting an external resistor RQ between the ZQ pin and VSS. Driver impedance is set to the programmed value within 320K cycles after input clocks are operating within specification and RST is de-asserted Low. It is updated periodically thereafter to compensate for temperature and voltage fluctuations in the system. | Output Signal | Pull-Down Impedance (R <sub>OUTL</sub> ) | Pull-Up Impedance (R <sub>OUTH</sub> ) | | | | | |------------------|------------------------------------------|----------------------------------------|--|--|--|--| | CQ, CQ, DQ, QVLD | RQ*0.2 ± 15% | RQ*0.2 ± 15% | | | | | #### Notes: - 1. $R_{OUTL}$ and $R_{OUTH}$ apply when $175\Omega \le RQ \le 225\Omega$ .. - 2. The mismatch between $R_{\mbox{\scriptsize OUTL}}$ and $R_{\mbox{\scriptsize OUTH}}$ is less than 10%, guaranteed by design. ### **ODT Impedance Control** Programmable ODT Impedance is implemented on the following input signals: • CK, $\overline{CK}$ , KD, $\overline{KD}$ , SA, $\overline{LD}$ , R/ $\overline{W}$ , MRW, DQ. ODT impedance is programmed by connecting an external resistor RT between the ZT pin and V<sub>SS</sub>. ODT impedance is set to the programmed value within 320K cycles after input clocks are operating within specification and RST is de-asserted Low. It is updated periodically thereafter to compensate for temperature and voltage fluctuations in the system. | Input Signal | Register Bits | Pull-Down Impedance (R <sub>INL</sub> ) | Pull-Up Impedance (R <sub>INH</sub> ) | |--------------|--------------------------------|-----------------------------------------|---------------------------------------| | | CKZT[1:0] = 00 | off | off | | CK, CK | CKZT[1:0] = 01 | RT ± 15% | RT ± 15% | | CN, CN | CKZT[1:0] = 10 | RT*2 ± 20% | RT*2 ± 20% | | | CKZT[1:0] = 11 KDZT[1:0] = 00 | reserved | reserved | | | KDZT[1:0] = 00 | off | off | | ND <u>ND</u> | KDZT[1:0] = 01 | RT ± 15% | RT ± 15% | | KD, KD | KDZT[1:0] = 10 | RT*2 ± 20% | RT*2 ± 20% | | | KD, KD | reserved | reserved | | | AZT[1:0] = 00 | off | off | | SA | AZT[1:0] = 01 | RT ± 15% | RT ± 15% | | JA JA | AZT[1:0] = 10 | RT*2 ± 20% | RT*2 ± 20% | | | AZT[1:0] = 11 | reserved | reserved | | Input Signal | Register Bits | Pull-Down Impedance (R <sub>INL</sub> ) | Pull-Up Impedance (R <sub>INH</sub> ) | |------------------|---------------|-----------------------------------------|---------------------------------------| | | CZT[1:0] = 00 | off | off | | LD, R/W, MRW | CZT[1:0] = 01 | RT ± 15% | RT ± 15% | | LD, K/VV, IVIKVV | CZT[1:0] = 10 | RT*2 ± 20% | RT*2 ± 20% | | | CZT[1:0] = 11 | reserved | reserved | | | DZT[1:0] = 00 | off | off | | DQ | DZT[1:0] = 01 | RT ± 15% | RT ± 15% | | DQ | DZT[1:0] = 10 | RT*2 ± 20% | RT*2 ± 20% | | | DZT[1:0] = 11 | reserved | reserved | #### Notes: - 1. $R_{INL}$ and $R_{INH}$ apply when $105\Omega \leq RT \leq 135\Omega$ . - 2. The mismatch between $R_{\mbox{\scriptsize INL}}$ and $R_{\mbox{\scriptsize INH}}$ is less than 10%, guaranteed by design. - 3. All ODT is disabled during JTAG EXTEST and SAMPLE-Z instructions. Note: When ODT impedance is enabled on a particular input, that input should always be driven High or Low; it should never be tri-stated (i.e., in a High- Z state). If the input is tri-stated, the ODT will pull the signal to $V_{DDQ}$ / 2 (i.e., to the switch point of the diff-amp receiver), which could cause the receiver to enter a meta-stable state and consume more power than it normally would. This could result in the device's operating currents being higher. # **Absolute Maximum Ratings** | Parameter | Symbol | Rating | Units | Notes | |------------------------------|------------------|--------------------------------|-------|-------| | Core Supply Voltage | $V_{DD}$ | -0.3 to +1.4 | V | | | I/O Supply Voltage | V <sub>DDQ</sub> | -0.3 to V <sub>DD</sub> | V | | | land Mallaga (LIC) | V <sub>IN1</sub> | -0.3 to V <sub>DDQ</sub> + 0.3 | V | 2 | | Input Voltage (HS) | V <sub>IN2</sub> | V <sub>DDQ</sub> - 1.5 to +1.7 | V | Z | | Input Voltage (LS) | V <sub>IN3</sub> | -0.3 to V <sub>DDQ</sub> + 0.3 | V | 3 | | Maximum Junction Temperature | ТЈ | 125 | °C | | | Storage Temperature | T <sub>STG</sub> | -55 to 125 | °C | | #### Notes: - Permanent damage to the device may occur if the Absolute Maximum Ratings are exceeded. Operation should be restricted to Recommended Operating Conditions. Exposure to conditions exceeding the Recommended Operating Conditions for an extended period of time may affect reliability of this component. - 2. Parameters apply to High Speed Inputs: CK, $\overline{CK}$ , KD, $\overline{KD}$ , SA, DQ, $\overline{LD}$ , R/ $\overline{W}$ , MRW. $V_{IN1}$ and $V_{IN2}$ must both be met. - 3. Parameters apply to Low Speed Inputs: RST, PLL, MZT, PZT. # **Recommended Operating Conditions** | Parameter | Symbol | Min | Тур | Max | Units | Notes | |---------------------------------|------------------|------|------|----------|-------|-------| | Core Supply Voltage | $V_{DD}$ | 1.2 | 1.25 | 1.35 | V | | | I/O Supply Voltage | V <sub>DDQ</sub> | 1.15 | 1.2 | $V_{DD}$ | V | | | Commercial Junction Temperature | $T_{JC}$ | 0 | _ | 85 | °C | | | Industrial Junction Temperature | T <sub>Jl</sub> | -40 | _ | 100 | °C | | **Note**: For reliability purposes, power supplies must power up simultaneously, or in the following sequence: $V_{SS}$ , $V_{DD}$ , $V_{DDQ}$ , $V_{REF}$ , and Inputs. Power supplies must power down simultaneously, or in the reverse sequence. ### Thermal Impedances | Package | $\theta$ JA (C°/W) $\theta$ JA (C°/W) Airflow = 0 m/s Airflow = 1 m/s | | θ JA (C°/W)<br>Airflow = 2 m/s | θ JB (C°/W) | θ JC (C°/W) | | |---------|-----------------------------------------------------------------------|-------|--------------------------------|-------------|-------------|--| | FBGA | 13.67 | 10.28 | 9.31 | 3.08 | 0.13 | | Rev: 1.10 12/2017 28/43 © 2014, GSI Technology # I/O Capacitance | Parameter | Symbol | Min | Max | Units | Notes | |--------------------|------------------|-----|-----|-------|-------| | Input Capacitance | C <sub>IN</sub> | _ | 5.0 | pF | 1, 3 | | Output Capacitance | C <sub>OUT</sub> | _ | 5.5 | pF | 2, 3 | #### Notes: - 1. $V_{IN} = V_{DDQ}/2$ . - 2. $V_{OUT} = V_{DDQ}/2$ . - 3. $T_A = 25^{\circ}C$ , f = 1 MHz. # Input Electrical Characteristics | Parameter | Symbol | Min | Тур | Max | Units | Notes | |----------------------------|--------------------|-------------------------|-------------------------|-------------------------|-------|--------| | DC Input Reference Voltage | V <sub>REFdc</sub> | 0.48 * V <sub>DDQ</sub> | 0.50 * V <sub>DDQ</sub> | 0.52 * V <sub>DDQ</sub> | V | _ | | DC Input High Voltage (HS) | V <sub>IH1dc</sub> | V <sub>REF</sub> + 0.08 | 0.80 * V <sub>DDQ</sub> | V <sub>DDQ</sub> + 0.15 | V | 1, 6 | | DC Input Low Voltage (HS) | V <sub>IL1dc</sub> | -0.15 | 0.20 * V <sub>DDQ</sub> | V <sub>REF</sub> - 0.08 | V | 2, 6 | | DC Input High Voltage (LS) | V <sub>IH2dc</sub> | 0.75 * V <sub>DDQ</sub> | V <sub>DDQ</sub> | V <sub>DDQ</sub> + 0.15 | V | 7 | | DC Input Low Voltage (LS) | V <sub>IL2dc</sub> | -0.15 | 0 | 0.25 * V <sub>DDQ</sub> | V | 7 | | AC Input Reference Voltage | V <sub>REFac</sub> | 0.47 * V <sub>DDQ</sub> | 0.50 * V <sub>DDQ</sub> | 0.53 * V <sub>DDQ</sub> | V | 3 | | AC Input High Voltage (HS) | V <sub>IH1ac</sub> | V <sub>REF</sub> + 0.15 | 0.80 * V <sub>DDQ</sub> | V <sub>DDQ</sub> + 0.25 | V | 1, 4~6 | | AC Input Low Voltage (HS) | V <sub>IL1ac</sub> | -0.25 | 0.20 * V <sub>DDQ</sub> | V <sub>REF</sub> - 0.15 | V | 2, 4~6 | | AC Input High Voltage (LS) | V <sub>IH2ac</sub> | V <sub>DDQ</sub> - 0.2 | V <sub>DDQ</sub> | V <sub>DDQ</sub> + 0.25 | V | 4, 7 | | AC Input Low Voltage (LS) | V <sub>IL2ac</sub> | -0.25 | 0 | 0.2 | V | 4, 7 | #### Notes: - 1. "Typ" parameter applies when Controller $R_{OUTH}$ = $40\Omega$ and SRAM $R_{INH}$ = $R_{INL}$ = $120\Omega$ . - 2. "Typ" parameter applies when Controller $R_{OUTL}$ = $40\Omega$ and SRAM $R_{INH}$ = $R_{INL}$ = $120\Omega$ . - 3. $V_{REFac}$ is equal to $V_{REFdc}$ plus noise. - 4. V<sub>IH</sub> max and V<sub>IL</sub> min apply for pulse widths less than one-quarter of the cycle time. - 5. Input rise and fall times must be a minimum of 1V/ns, and within 10% of each other. - 6. Parameters apply to High Speed Inputs: CK, CK, KD, KD, SA, DQ, LD, R/W, MRW. - 7. Parameters apply to Low Speed Inputs: RST, PLL, MZT, PZT. # **Output Electrical Characteristics** | Parameter | Symbol | Min | Тур | Max | Units | Notes | |------------------------|-------------------|-------|-------------------------|-------------------------|-------|-------| | DC Output High Voltage | V <sub>OHdc</sub> | _ | 0.80 * V <sub>DDQ</sub> | V <sub>DDQ</sub> + 0.15 | V | 1, 3 | | DC Output Low Voltage | $V_{OLdc}$ | -0.15 | 0.20 * V <sub>DDQ</sub> | _ | V | 2, 3 | | AC Output High Voltage | V <sub>OHac</sub> | _ | 0.80 * V <sub>DDQ</sub> | V <sub>DDQ</sub> + 0.25 | V | 1, 3 | | AC Output Low Voltage | V <sub>OLac</sub> | -0.25 | 0.20 * V <sub>DDQ</sub> | _ | V | 2, 3 | #### Note: - 1. "Typ" parameter applies when SRAM $R_{OUTH}$ = $40\Omega$ and Controller $R_{INH}$ = $R_{INL}$ = $120\Omega$ . - 2. "Typ" parameter applies when SRAM $R_{OUTL}$ = 40 $\Omega$ and Controller $R_{INH}$ = $R_{INL}$ = 120 $\Omega$ . - 3. Parameters apply to: CQ, CQ, DQ, QVLD. # Leakage Currents | Parameter | Symbol | Min | Max | Units | Notes | |------------------------|------------------|-----|-----|-------|-------| | Input Leakage Current | I <sub>LI1</sub> | -2 | 2 | uA | 1, 2 | | | I <sub>LI2</sub> | -20 | 2 | uA | 1, 3 | | | I <sub>LI3</sub> | -2 | 20 | uA | 1, 4 | | Output Leakage Current | I <sub>LO</sub> | -2 | 2 | uA | 5, 6 | #### Notes: - 1. $V_{IN} = V_{SS}$ to $V_{DDQ}$ . - 2. Parameters apply to CK, $\overline{CK}$ , KD, $\overline{KD}$ , SA, DQ, $\overline{LD}$ , R/ $\overline{W}$ , MRW when ODT is disabled. Parameters apply to MZT, PZT. - 3. Parameters apply to PLL, TMS, TDI (weakly pulled up). - 4. Parameters apply to RST, TCK (weakly pulled down). - 5. $V_{OUT} = V_{SS}$ to $V_{DDQ}$ . - 6. Parameters apply to CQ, CQ, DQ, QVLD, TDO. # **Operating Currents** | Parameter | Symbol | V <sub>DD</sub> (nom) | 1066 MHz | 1200 MHz | 1333 MHz | Units | |-----------------------|-----------------|-----------------------|----------|----------|----------|-------| | x18 Operating Current | I <sub>DD</sub> | 1.25V | 1900 | 2150 | 2350 | mA | | x36 Operating Current | I <sub>DD</sub> | 1.25V | 2400 | 2750 | 3050 | mA | #### Notes: - 1. $I_{OUT} = 0$ mA; $V_{IN} = V_{IH}$ or $V_{IL}$ . - 2. Applies at 50% Reads + 50% Writes. # **AC Test Conditions** | Parameter | Symbol | Conditions | Units | |----------------------------------|------------------|--------------|-------| | Core Supply Voltage | V <sub>DD</sub> | 1.2 to 1.35 | V | | I/O Supply Voltage | V <sub>DDQ</sub> | 1.15 to 1.25 | V | | Input Reference Voltage | V <sub>REF</sub> | 0.6 | V | | Input High Level | V <sub>IH</sub> | 0.9 | V | | Input Low Level | V <sub>IL</sub> | 0.3 | V | | Input Rise and Fall Time | _ | 2.0 | V/ns | | Input and Output Reference Level | _ | 0.6 | V | **Note:** Output Load Conditions RQ = $200\Omega$ . Refer to figure below. # **AC Test Output Load** # AC Timing Specifications (independent of device speed grade) | Parameter | Symbol | Min | Max | Units | Notes | | | | |--------------------------------------|----------------------|----------------------------------|----------------------------------|--------|-------|--|--|--| | Input Clock Timing | | | | | | | | | | Clk High Pulse Width | t <sub>KHKL</sub> | 0.45 | _ | cycles | 1 | | | | | Clk Low Pulse Width | t <sub>KLKH</sub> | 0.45 | _ | cycles | 1 | | | | | Clk High to Clk High | t <sub>KHK</sub> H | 0.45 | 0.55 | cycles | 2 | | | | | Clk High to Write Data Clk High | t <sub>KHKDH</sub> | -200 | +200 | ps | 3 | | | | | Clk Cycle-to-Cycle Jitter | t <sub>KJITcc</sub> | _ | 60 | ps | 1,4,5 | | | | | PLL Lock Time | t <sub>Klock</sub> | 65,536 | _ | cycles | 6 | | | | | Clk Static to PLL Reset | t <sub>Kreset</sub> | 30 | _ | ns | 7,12 | | | | | | | Output Timing | | | • | | | | | Clk High to Output Valid / Hold | t <sub>KHQV/X</sub> | +0.4 | +1.2 | ns | 8 | | | | | Clk High to Output State Transition | t <sub>KHDQT</sub> | +0.4 | +1.2 | ns | 8 | | | | | Clk High to Echo Clock High | t <sub>KHCQH</sub> | +0.4 | +1.2 | ns | 9 | | | | | Echo Clk High to Output Valid / Hold | t <sub>CQHQV/X</sub> | -75 | +75 | ps | 10,12 | | | | | Echo Clk High to Echo Clock High | t <sub>CQH</sub> CQH | 0.5*t <sub>KHKH</sub> (nom) - 25 | 0.5*t <sub>KHKH</sub> (nom) + 25 | ps | 11,12 | | | | #### Notes: All parameters are measured from the mid-point of the object signal to the mid-point of the reference signal. - 1. Parameters apply to CK, $\overline{CK}$ , KD, $\overline{KD}$ . - 2. Parameter specifies $\uparrow CK \rightarrow \uparrow \overline{CK}$ and $\uparrow KD \rightarrow \uparrow \overline{KD}$ requirements. - 3. Parameter specifies $\uparrow CK \rightarrow \uparrow KD$ and $\uparrow \overline{CK} \rightarrow \uparrow \overline{KD}$ requirements. - 4. Parameter specifies *Cycle-to-Cycle (C2C) Jitter* (i.e. the maximum variation from clock rising edge to the next clock rising edge). As such, it limits *Period Jitter* (i.e. the maximum variation in clock cycle time from nominal) to ± 30ps. And as such, it limits *Absolute Jitter* (i.e. the maximum variation in clock rising edge from its nominal position) to ± 15ps. - 5. The device can tolerated C2C Jitter greater than 60ps, up to a maximum of 200ps. However, when using a device from a particular speed grade, t<sub>KHKH</sub> (min) of that speed grade must be derated (increased) by half the difference between the actual C2C Jitter and 60ps. For example, if the actual C2C Jitter is 100ps, then t<sub>KHKH</sub> (min) for the -133 speed grade is derated to 0.77ns (0.75ns + 0.5\*(100ps 60ps)). - 6. $V_{DD}$ slew rate must be < 0.1V DC per 50ns for PLL lock retention. PLL lock time begins once $V_{DD}$ and input clock are stable. - 7. Parameter applies to CK. - 8. Parameters apply to DQ, and are referenced to ↑CK. - 9. Parameter specifies ↑CK → ↑CQ timing. - 10. Parameters apply to DQ, QVLD and are referenced to ↑CQ & ↑CQ. - 11. Parameter specifies $\uparrow CQ \rightarrow \uparrow \overline{CQ}$ timing. $t_{KHKH}$ (nom) is the nominal input clock cycle time applied to the device. - 12. Parameters are not tested. They are guaranteed by design, and verified through extensive corner-lot characterization. # AC Timing Specifications (variable with device speed grade) | Parameter | Symbol | -133 | | -120 | | -106 | | Units | Notes | |-------------------------|---------------------------|------|-----|------|-----|--------|-----|-------|-------| | | | Min | Max | Min | Max | Min | Max | | MOGS | | | Input Clock Timing | | | | | | | | | | Clk Cycle Time | t <sub>KHKH</sub> | 0.75 | 6.0 | 0.83 | 6.0 | 0.9375 | 6.0 | ns | 1 | | | Input Setup & Hold Timing | | | | | | | | | | Input Valid to Clk High | t <sub>IVKH</sub> | 150 | _ | 150 | _ | 150 | _ | ps | 2 | | Clk High to Input Hold | t <sub>KHIX</sub> | 150 | _ | 150 | _ | 150 | _ | ps | 2 | | Input Pulse Width | t <sub>IPW</sub> | 200 | _ | 200 | _ | 200 | _ | ps | 3 | | MRW Valid to Clk High | t <sub>RVKH</sub> | 150 | _ | 150 | _ | 150 | _ | ps | 4 | | Clk High to MRW Hold | t <sub>KHRX</sub> | 150 | _ | 150 | _ | 150 | _ | ps | 1 4 | #### Notes: All parameters are measured from the mid-point of the object signal to the mid-point of the reference signal. - 1. Parameters apply to CK, $\overline{CK}$ , KD, $\overline{KD}$ . - Parameters apply to SA, and are referenced to ↑CK (and to ↑CK during Loopback Mode). Parameters apply to LD, R/W, and are referenced to ↑CK (and to ↑CK during Loopback Mode). Parameters apply to DQ, and are referenced to ↑KD & ↑KD. - Parameters apply to KD, $\overline{\text{KD}}$ , and are referenced to $\uparrow$ CK & $\uparrow$ CK during Loopback Mode. - 3. Parameter specifies the input pulse width requirements for each individual address, control, and data input. Per-pin deskew must be performed, to center the valid window of each individual input around the clock edge that latches it, in order for this parameter to be relevant to the application. The parameter is not tested; it is guaranteed by design and verified through extensive corner-lot characterization. - 4. Parameters apply to MRW, and are referenced to ↑CK. Applicable when Register Write Mode is utilized synchronously. # **Memory Read and Write Timing Diagram** Note: MRW=0 (not shown). # JTAG Test Mode Description These devices provide a JTAG Test Access Port (TAP) and Boundary Scan interface using a limited set of IEEE std. 1149.1 functions. This test mode is intended to provide a mechanism for testing the interconnect between master (processor, controller, etc.), ECCRAM, other components, and the printed circuit board. In conformance with a subset of IEEE std. 1149.1, these devices contain a TAP Controller and multiple TAP Registers. The TAP Registers consist of one Instruction Register and multiple Data Registers. The TAP consists of the following four signals: | Pin | Pin Name | I/O | Description | |-----|------------------|-----|------------------------------------------------------------------------------------| | TCK | Test Clock | I | Induces (clocks) TAP Controller state transitions. | | TMS | Test Mode Select | I | Inputs commands to the TAP Controller. Sampled on the rising edge of TCK. | | TDI | Test Data In | I | Inputs data serially to the TAP Registers. Sampled on the rising edge of TCK. | | TDO | Test Data Out | 0 | Outputs data serially from the TAP Registers. Driven from the falling edge of TCK. | ### **Concurrent TAP and Normal ECCRAM Operation** According to IEEE std. 1149.1, most public TAP Instructions do not disrupt normal device operation. In these devices, the only exceptions are EXTEST and SAMPLE-Z. See the Tap Registers section for more information. #### Disabling the TAP When JTAG is not used, TCK should be tied Low to prevent clocking the ECCRAM. TMS and TDI should either be tied High through a pull-up resistor or left unconnected. TDO should be left unconnected. ### JTAG DC Operating Conditions | Parameter | Symbol | Min | Max | Units | Notes | |--------------------------|------------------|-------------------------|-------------------------|-------|-------| | JTAG Input High Voltage | V <sub>TIH</sub> | 0.75 * V <sub>DDQ</sub> | V <sub>DDQ</sub> + 0.15 | V | 1 | | JTAG Input Low Voltage | V <sub>TIL</sub> | -0.15 | 0.25 * V <sub>DDQ</sub> | V | 1 | | JTAG Output High Voltage | V <sub>TOH</sub> | V <sub>DDQ</sub> – 0.2 | _ | V | 2, 3 | | JTAG Output Low Voltage | V <sub>TOL</sub> | _ | 0.2 | V | 2, 4 | #### Notes: - 1. Parameters apply to TCK, TMS, and TDI. - 2. Parameters apply to TDO. - 3. $I_{TOH} = -2.0 \text{ mA}.$ - 4. $I_{TOL} = 2.0 \text{ mA}.$ # **JTAG AC Timing Specifications** | Parameter | Symbol | Min | Max | Units | |----------------------------------------------------|-------------------|-----|-----|-------| | TCK Cycle Time | t <sub>THTH</sub> | 50 | _ | ns | | TCK High Pulse Width | t <sub>THTL</sub> | 20 | _ | ns | | TCK Low Pulse Width | t <sub>TLTH</sub> | 20 | _ | ns | | TMS Setup Time | t <sub>MVTH</sub> | 10 | _ | ns | | TMS Hold Time | t <sub>THMX</sub> | 10 | _ | ns | | TDI Setup Time | t <sub>DVTH</sub> | 10 | _ | ns | | TDI Hold Time | t <sub>THDX</sub> | 10 | _ | ns | | Capture Setup Time (Address, Control, Data, Clock) | t <sub>CS</sub> | 10 | _ | ns | | Capture Hold Time (Address, Control, Data, Clock) | t <sub>CH</sub> | 10 | _ | ns | | TCK Low to TDO Valid | t <sub>TLQV</sub> | _ | 10 | ns | | TCK Low to TDO Hold | t <sub>TLQX</sub> | 0 | _ | ns | # **JTAG Timing Diagram** #### **TAP Controller** The TAP Controller is a 16-state state machine that controls access to the various TAP Registers and executes the operations associated with each TAP Instruction. State transitions are controlled by TMS and occur on the rising edge of TCK. The TAP Controller enters the Test-Logic Reset state in one of two ways: - 1. At power up. - 2. When a logic 1 is applied to TMS for at least 5 consecutive rising edges of TCK. The TDI input receiver is sampled only when the TAP Controller is in either the Shift-IR state or the Shift-DR state. The TDO output driver is enabled only when the TAP Controller is in either the Shift-IR state or the Shift-DR state. ### **TAP Controller State Diagram** # **TAP Registers** TAP Registers are serial shift registers that capture serial input data (from TDI) on the rising edge of TCK, and drive serial output data (to TDO) on the subsequent falling edge of TCK. They are divided into two groups: Instruction Registers (IR), which are manipulated via the IR states in the TAP Controller, and Data Registers (DR), which are manipulated via the DR states in the TAP Controller. #### Instruction Register (IR - 3 bits) The Instruction Register stores the various TAP Instructions supported by ECCRAM. It is loaded with the IDCODE instruction (logic 001) at power-up, and when the TAP Controller is in the Test-Logic Reset and Capture-IR states. It is inserted between TDI and TDO when the TAP Controller is in the Shift-IR state, at which time it can be loaded with a new instruction. However, newly loaded instructions are not executed until the TAP Controller has reached the Update-IR state. The Instruction Register is 3 bits wide, and is encoded as follows: | Code<br>(2:0) | Instruction | Description | |---------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 000 | EXTEST | Loads the logic states of all signals composing the ECCRAM I/O ring into the Boundary Scan Register when the TAP Controller is in the Capture-DR state, and inserts the Boundary Scan Register between TDI and TDO when the TAP Controller is in the Shift-DR state. Also transfers the contents of the Boundary Scan Register associated with output signals (DQ, QVLD, CQ, CQ) directly to their corresponding output pins. However, newly loaded Boundary Scan Register contents do not appear at the output pins until the TAP Controller has reached the Update-DR state. Also disables all ODT. See the Boundary Scan Register description for more information. | | 001 | IDCODE | Loads a predefined device- and manufacturer-specific identification code into the ID Register when the TAP Controller is in the Capture-DR state, and inserts the ID Register between TDI and TDO when the TAP Controller is in the Shift-DR state. See the ID Register description for more information. | | 010 | SAMPLE-Z | Loads the logic states of all signals composing the ECCRAM I/O ring into the Boundary Scan Register when the TAP Controller is in the Capture-DR state, and inserts the Boundary Scan Register between TDI and TDO when the TAP Controller is in the Shift-DR state. Also disables all ODT. Also forces DQ output drivers to a High-Z state. See the Boundary Scan Register description for more information. | | 011 | PRIVATE | Reserved for manufacturer use only. | | 100 | SAMPLE | Loads the logic states of all signals composing the ECCRAM I/O ring into the Boundary Scan Register when the TAP Controller is in the Capture-DR state, and inserts the Boundary Scan Register between TDI and TDO when the TAP Controller is in the Shift-DR state. See the Boundary Scan Register description for more information. | | 101 | PRIVATE | Reserved for manufacturer use only. | | 110 | PRIVATE | Reserved for manufacturer use only. | | 111 | BYPASS | Loads a logic 0 into the Bypass Register when the TAP Controller is in the Capture-DR state, and inserts the Bypass Register between TDI and TDO when the TAP Controller is in the Shift-DR state. See the Bypass Register description for more information. | #### Bypass Register (DR - 1 bit) The Bypass Register is one bit wide, and provides the minimum length serial path between TDI and TDO. It is loaded with a logic 0 when the BYPASS instruction has been loaded in the Instruction Register and the TAP Controller is in the Capture-DR state. It is inserted between TDI and TDO when the BYPASS instruction has been loaded into the Instruction Register and the TAP Controller is in the Shift-DR state. #### ID Register (DR - 32 bits) The ID Register is loaded with a predetermined device- and manufacturer-specific identification code when the IDCODE instruction has been loaded into the Instruction Register and the TAP Controller is in the Capture-DR state. It is inserted between TDI and TDO when the IDCODE instruction has been loaded into the Instruction Register and the TAP Controller is in the Shift-DR state. The ID Register is 32 bits wide, and is encoded as follows: | See BSDL Model | GSI ID | Start Bit | |---------------------|---------------|-----------| | (31:12) | (11:1) | (0) | | XXXX XXXX XXXX XXXX | 0001 1011 001 | 1 | Bit 0 is the LSB of the ID Register, and Bit 31 is the MSB. When the ID Register is selected, TDI serially shifts data into the MSB, and the LSB serially shifts data out through TDO. #### Boundary Scan Register (DR - 129 bits) The Boundary Scan Register is equal in length to the number of active signal connections to the ECCRAM (excluding the TAP pins) plus a number of place holder locations reserved for functional and/or density upgrades. It is loaded with the logic states of all signals composing the ECCRAM's I/O ring when the EXTEST, SAMPLE, or SAMPLE-Z instruction has been loaded into the Instruction Register and the TAP Controller is in the Capture-DR state. It is inserted between TDI and TDO when the EXTEST, SAMPLE, or SAMPLE-Z instruction has been loaded into the Instruction Register and the TAP Controller is in the Shift-DR state. Additionally, the contents of the Boundary Scan Register associated with the ECCRAM outputs (DQ, QVLD, CQ, $\overline{CQ}$ ) are driven directly to the corresponding ECCRAM output pins when the EXTEST instruction is selected. However, after the EXTEST instruction has been selected, any new data loaded into Boundary Scan Register when the TAP Controller is in the Shift-DR state does not appear at the output pins until the TAP Controller has reached the Update-DR state. The value captured in the boundary scan register for NU pins is determined by the external pin state. The value captured in the boundary scan register for NC pins is 0 regardless of the external pin state. The value captured in the Internal Cell (Bit 129) is 1. #### **Output Driver State During EXTEST** EXTEST allows the Internal Cell (Bit 129) in the Boundary Scan Register to control the state of DQ drivers. That is, when Bit 129 = 1, DQ drivers are enabled (i.e., driving High or Low), and when Bit 129 = 0, DQ drivers are disabled (i.e., forced to High-Z state). See the Boundary Scan Register section for more information. #### ODT State During EXTEST and SAMPLE-Z ODT on all inputs is disabled during EXTEST and SAMPLE-Z. # **Boundary Scan Register Bit Order Assignment** The table below depicts the order in which the bits are arranged in the Boundary Scan Register. Bit 1 is the LSB and Bit 129 is the MSB. When the Boundary Scan Register is selected, TDI serially shifts data into the MSB, and the LSB serially shifts data out through TDO. | Bit | Pad | Bit | Pad | Bit | Pad | Bit | Pad | Bit | Pad | |-----|-----|-----|-----|-----|-----|-----|-----|-----|----------| | 1 | 7L | 29 | 12F | 57 | 12W | 85 | 1T | 113 | 1C | | 2 | 7K | 30 | 11G | 58 | 10W | 86 | 4R | 114 | 3C | | 3 | 9L | 31 | 13G | 59 | 8V | 87 | 2R | 115 | 2B | | 4 | 9K | 32 | 10G | 60 | 9U | 88 | 3P | 116 | 4B | | 5 | 8J | 33 | 12G | 61 | 8T | 89 | 1P | 117 | 5A | | 6 | 7H | 34 | 11H | 62 | 9R | 90 | 4P | 118 | 6A | | 7 | 9H | 35 | 13H | 63 | 8P | 91 | 2P | 119 | 6B | | 8 | 7G | 36 | 10J | 64 | 9N | 92 | 3N | 120 | 6C | | 9 | 8G | 37 | 12J | 65 | 8M | 93 | 1N | 121 | 5D | | 10 | 9F | 38 | 13K | 66 | 6M | 94 | 4M | 122 | 6E | | 11 | 8E | 39 | 13L | 67 | 7N | 95 | 2M | 123 | 5F | | 12 | 7D | 40 | 11L | 68 | 5N | 96 | 3L | 124 | 6G | | 13 | 9D | 41 | 12M | 69 | 7P | 97 | 1L | 125 | 5H | | 14 | 8C | 42 | 10M | 70 | 6P | 98 | 1K | 126 | 6J | | 15 | 7B | 43 | 13N | 71 | 5R | 99 | 2J | 127 | 5K | | 16 | 8B | 44 | 11N | 72 | 6T | 100 | 4J | 128 | 5L | | 17 | 9B | 45 | 12P | 73 | 7U | 101 | 1H | 129 | Internal | | 18 | 7A | 46 | 10P | 74 | 5U | 102 | 3H | | | | 19 | 9A | 47 | 13P | 75 | 6V | 103 | 2G | | | | 20 | 10B | 48 | 11P | 76 | 6W | 104 | 4G | | | | 21 | 12B | 49 | 12R | 77 | 7Y | 105 | 1G | | | | 22 | 11C | 50 | 10R | 78 | 4W | 106 | 3G | | | | 23 | 13C | 51 | 13T | 79 | 2W | 107 | 2F | | | | 24 | 10D | 52 | 11T | 80 | 3V | 108 | 4F | | | | 25 | 12D | 53 | 12U | 81 | 1V | 109 | 1E | | | | 26 | 11E | 54 | 10U | 82 | 4U | 110 | 3E | | | | 27 | 13E | 55 | 13V | 83 | 2U | 111 | 2D | | | | 28 | 10F | 56 | 11V | 84 | 3T | 112 | 4D | | | # 260-Pin BGA Package Drawing (Package GK) | Ball Pitch: | 1.00 | Substrate Thickness: | 0.51 | |----------------|------|----------------------|------| | Ball Diameter: | 0.60 | Mold Thickness: | _ | # Ordering Information — GSI SigmaDDR-IVe ECCRAM | Org | Part Number | Туре | Package | Speed<br>(MHz) | T <sub>A</sub> | |---------|--------------------|-----------------|----------------------------|----------------|----------------| | 8M x 18 | GS81314LT18GK-133 | SigmaDDR-IVe B2 | ROHS-Compliant 260-Pin BGA | 1333 | С | | 8M x 18 | GS81314LT18GK-120 | SigmaDDR-IVe B2 | ROHS-Compliant 260-Pin BGA | 1200 | С | | 8M x 18 | GS81314LT18GK-106 | SigmaDDR-IVe B2 | ROHS-Compliant 260-Pin BGA | 1066 | С | | 8M x 18 | GS81314LT18GK-133I | SigmaDDR-IVe B2 | ROHS-Compliant 260-Pin BGA | 1333 | I | | 8M x 18 | GS81314LT18GK-120I | SigmaDDR-IVe B2 | ROHS-Compliant 260-Pin BGA | 1200 | I | | 8M x 18 | GS81314LT18GK-106l | SigmaDDR-IVe B2 | ROHS-Compliant 260-Pin BGA | 1066 | I | | 4M x 36 | GS81314LT36GK-133 | SigmaDDR-IVe B2 | ROHS-Compliant 260-Pin BGA | 1333 | С | | 4M x 36 | GS81314LT36GK-120 | SigmaDDR-IVe B2 | ROHS-Compliant 260-Pin BGA | 1200 | С | | 4M x 36 | GS81314LT36GK-106 | SigmaDDR-IVe B2 | ROHS-Compliant 260-Pin BGA | 1066 | С | | 4M x 36 | GS81314LT36GK-133I | SigmaDDR-IVe B2 | ROHS-Compliant 260-Pin BGA | 1333 | I | | 4M x 36 | GS81314LT36GK-120I | SigmaDDR-IVe B2 | ROHS-Compliant 260-Pin BGA | 1200 | I | | 4M x 36 | GS81314LT36GK-106I | SigmaDDR-IVe B2 | ROHS-Compliant 260-Pin BGA | 1066 | I | **Note:** C = Commercial Temperature Range. I = Industrial Temperature Range. # **Revision History** | Rev. Code | Types of Changes<br>Format or Content | Revisions | |-----------------------|---------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | GS81314LT1836GK_r1 | - | Creation of new datasheet | | GS81314LT1836GK_r1.01 | Content | Changed Loopback Latency to 7 cycles, regardless of Read Latency. | | GS81314LT1836GK_r1.02 | Content | Removed leaded BGA package support. | | GS81314LT1836GK_r1.03 | Content | Removed 4th digit from all speed bins. | | GS81314LT1836GK_r1.04 | Content | Redefined Bank Address pins. | | GS81314LT1836GK_r1.05 | Content | <ul> <li>Increased V<sub>DD</sub> (max) to 1.35V.</li> <li>Added package thermal impedances.</li> <li>Redefined OFR[2:0] bits in Configuration Reg #1 as RSVD[2:0].</li> <li>Revised t<sub>KHKDH</sub> specs.</li> <li>Revised t<sub>KHQV</sub>, t<sub>KHQX</sub>, and t<sub>KHCQH</sub> specs.</li> <li>Revised t<sub>CQHQV</sub> and t<sub>CQHQX</sub> specs.</li> <li>Revised t<sub>IPW</sub> specs.</li> <li>Banner changed to "Preliminary", to reflect ES status.</li> </ul> | | GS81314LT1836GK_r1.06 | Content | <ul> <li>Changed -125 speed bin to -120. Changed -110 speed bin to -106. Removed -100 speed bin.</li> <li>Removed RL=5 support (created new RL=5 -specific datasheet with no bank restrictions; see GS81314LT1937GK).</li> <li>Removed R(n) &lt;&gt; R(n-1) bank restrictions from all but -133 devices.</li> </ul> | | GS81314LT1836GK_r1.07 | Content | • Reduced $V_{DD}$ (min) requirement for -120 speed bin to 1.15V, to allow for 1.2V nominal $V_{DD}$ . | | GS81314LT1836GK_r1.08 | Content | Removed "Preliminary" from data sheets. Added I <sub>DD</sub> specifications. | | GS81314LT1836GK_r1.09 | Content | Increased V <sub>DD</sub> (min) to 1.2V for 1066 MHz and 1200 MHz speed bins. V <sub>DD</sub> (min) is now the same value for all speed bins. | | GS81314LT1836GK_r1.10 | Content | Changed Junction Temp to Max Junction Temp in AbsMax table | Компания «Океан Электроники» предлагает заключение долгосрочных отношений при поставках импортных электронных компонентов на взаимовыгодных условиях! #### Наши преимущества: - Поставка оригинальных импортных электронных компонентов напрямую с производств Америки, Европы и Азии, а так же с крупнейших складов мира; - Широкая линейка поставок активных и пассивных импортных электронных компонентов (более 30 млн. наименований); - Поставка сложных, дефицитных, либо снятых с производства позиций; - Оперативные сроки поставки под заказ (от 5 рабочих дней); - Экспресс доставка в любую точку России; - Помощь Конструкторского Отдела и консультации квалифицированных инженеров; - Техническая поддержка проекта, помощь в подборе аналогов, поставка прототипов; - Поставка электронных компонентов под контролем ВП; - Система менеджмента качества сертифицирована по Международному стандарту ISO 9001; - При необходимости вся продукция военного и аэрокосмического назначения проходит испытания и сертификацию в лаборатории (по согласованию с заказчиком); - Поставка специализированных компонентов военного и аэрокосмического уровня качества (Xilinx, Altera, Analog Devices, Intersil, Interpoint, Microsemi, Actel, Aeroflex, Peregrine, VPT, Syfer, Eurofarad, Texas Instruments, MS Kennedy, Miteq, Cobham, E2V, MA-COM, Hittite, Mini-Circuits, General Dynamics и др.); Компания «Океан Электроники» является официальным дистрибьютором и эксклюзивным представителем в России одного из крупнейших производителей разъемов военного и аэрокосмического назначения «JONHON», а так же официальным дистрибьютором и эксклюзивным представителем в России производителя высокотехнологичных и надежных решений для передачи СВЧ сигналов «FORSTAR». **«JONHON»** (основан в 1970 г.) Разъемы специального, военного и аэрокосмического назначения: (Применяются в военной, авиационной, аэрокосмической, морской, железнодорожной, горно- и нефтедобывающей отраслях промышленности) «**FORSTAR**» (основан в 1998 г.) ВЧ соединители, коаксиальные кабели, кабельные сборки и микроволновые компоненты: (Применяются в телекоммуникациях гражданского и специального назначения, в средствах связи, РЛС, а так же военной, авиационной и аэрокосмической отраслях промышленности). Телефон: 8 (812) 309-75-97 (многоканальный) Факс: 8 (812) 320-03-32 Электронная почта: ocean@oceanchips.ru Web: http://oceanchips.ru/ Адрес: 198099, г. Санкт-Петербург, ул. Калинина, д. 2, корп. 4, лит. А