

LTM9004

### 14-Bit Direct Conversion Receiver Subsystem

### **FEATURES**

- Integrated Dual 14-Bit, High-Speed ADC, Lowpass **Filter, Differential Gain Stages and I/Q Demodulator**
- <sup>n</sup> **Lowpass Filter for Each ADC Channel 1.92MHz (LTM9004-AA) 4.42MHz (LTM9004-AB) 9.42MHz (LTM9004-AC)**
	- **20MHz (LTM9004-AD)**
- <sup>n</sup> **RF Input Frequency Range: 0.7GHz to 2.7GHz**
- <sup>n</sup> **50Ω Single-Ended RF and LO Ports**
- <sup>n</sup> **I/Q Gain Mismatch: 0.2dB Typical**
- <sup>n</sup> **I/Q Phase Mismatch: 1.5 Deg Typical**
- <sup>n</sup> **Voltage-Adjustable Demodulator DC Offsets**
- <sup>n</sup> 76dB/1.92MHz SNR (LTM9004-AA)
- 63.5dB SFDR (LTM9004-AA)
- Clock Duty Cycle Stabilizer
- Low Power: 1.83W
- Shutdown and Nap Modes
- 15mm  $\times$  22mm LGA Package

### Applications

- $\blacksquare$  Telecommunications
- Direct Conversion Receivers
- **Cellular Basestations**

# **DESCRIPTION**

The [LTM®9004](http://www.linear.com/LTM9004) is a 14-bit direct conversion receiver subsystem. Utilizing an integrated system in a package (SiP) technology, the LTM9004 is a μModule® receiver that includes a dual high speed 14-bit A/D converter, lowpass filter, differential gain stages and a quadrature demodulator. Contact Linear Technology regarding customization.

The LTM9004 is perfect for zero-IF communications applications, with AC performance that includes 76dB SNR and 63.5dB spurious free dynamic range (SFDR). The entire chain is DC-coupled and provides access for DC offset adjustment. The integrated on-chip broadband transformers provide 50 $\Omega$  single-ended interfaces at the RF and LO inputs.

A 5V supply powers the mixer and first amplifier for minimal distortion while a 3V supply allows low power ADC operation. A separate supply allows the outputs to drive 0.5V to 3.3V logic. An optional multiplexer allows both channels to share a digital output bus. An optional clock duty cycle stabilizer allows high performance at full speed for a wide range of clock duty cycles.

 $I$ , LT, LTC, LTM, Linear Technology and the Linear logo are registered trademarks of Linear Technology Corporation. µModule is a registered trademark of Linear Technology Corporation. All other trademarks are the property of their respective owners.





1

### Absolute Maximum Ratings Pin Configuration







CAUTION: This part is sensitive to electrostatic discharge (ESD). It is very important that proper ESD precautions be observed when handling the RF and LO inputs of the LTM9004.

### Order Information



Consult LTC Marketing for parts specified with wider operating temperature ranges. \*The temperature grade is identified by a label on the shipping container.

For more information on lead free part marking, go to:<http://www.linear.com/leadfree/>

This product is only offered in trays. For more information go to:<http://www.linear.com/packaging/>



### **ELECTRICAL CHARACTERISTICS** The  $\bullet$  denotes the specifications which apply over the full operating

temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. Unless otherwise noted, V<sub>CC1</sub> = V<sub>CC2</sub> = 5V, V<sub>DD</sub> = OV<sub>DD</sub> = 3V, V<sub>CC3</sub> = 3V (LTM9004-AC, LTM9004-AD), V<sub>CC3</sub> = 5V (LTM9004-AA, LTM9004-AB), P<sub>LO</sub> = 0dBm. (Note 3)





DYNAMIC ACCURACY The  $\bullet$  denotes the specifications which apply over the full operating temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. Unless otherwise noted, V<sub>CC1</sub> = V<sub>CC2</sub> = 5V, V<sub>DD</sub> = OV<sub>DD</sub> = 3V, V<sub>CC3</sub> = 3V (LTM9004-AC, **LTM9004-AD), VCC3 = 5V (LTM9004-AA, LTM9004-AB), PLO = 0dBm.**





### CONVERTER CHARACTERISTICS The  $\bullet$  denotes the specifications which apply over the full operating

temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. Unless otherwise noted, V<sub>CC1</sub> = V<sub>CC2</sub> = 5V, V<sub>DD</sub> = OV<sub>DD</sub> = 3V. V<sub>CC3</sub> = 3V **(LTM9004-AC, LTM9004-AD), VCC3 = 5V (LTM9004-AA, LTM9004-AB)**



# **DIGITAL INPUTS AND OUTPUTS** the  $\bullet$  denotes the specifications which apply over the full operating

temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. Unless otherwise noted, V<sub>CC1</sub> = V<sub>CC2</sub> = 5V, V<sub>DD</sub> = OV<sub>DD</sub> = 3V. V<sub>CC3</sub> = 3V **(LTM9004-AC, LTM9004-AD), VCC3 = 5V (LTM9004-AA, LTM9004-AB)**





### **DIGITAL INPUTS AND OUTPUTS** The  $\bullet$  denotes the specifications which apply over the full operating

temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. Unless otherwise noted, V<sub>CC1</sub> = V<sub>CC2</sub> = 5V, V<sub>DD</sub> = OV<sub>DD</sub> = 3V. V<sub>CC3</sub> = 3V **(LTM9004-AC, LTM9004-AD), VCC3 = 5V (LTM9004-AA, LTM9004-AB)**



POWER REQUIREMENTS The  $\bullet$  denotes the specifications which apply over the full operating temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. Unless otherwise noted, V<sub>CC1</sub> = V<sub>CC2</sub> = 5V, V<sub>DD</sub> = OV<sub>DD</sub> = 3V. V<sub>CC3</sub> = 3V (LTM9004-**AC, LTM9004-AD), VCC3 = 5V (LTM9004-AA, LTM9004-AB) (Note 3)**





### POWER REQUIREMENTS The  $\bullet$  denotes the specifications which apply over the full operating temperature

range, otherwise specifications are at T<sub>A</sub> = 25°C. Unless otherwise noted, V<sub>CC1</sub> = V<sub>CC2</sub> = 5V, V<sub>DD</sub> = OV<sub>DD</sub> = 3V. V<sub>CC3</sub> = 3V (LTM9004-**AC, LTM9004-AD), VCC3 = 5V (LTM9004-AA, LTM9004-AB) (Note 3)**



TIMING CHARACTERISTICS The  $\bullet$  denotes the specifications which apply over the full operating temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. Unless otherwise noted, V<sub>CC1</sub> = V<sub>CC2</sub> = 5V, V<sub>DD</sub> = 0V<sub>DD</sub> = 3V. V<sub>CC3</sub> = 3V (LTM9004-**AC, LTM9004-AD), VCC3 = 5V (LTM9004-AA, LTM9004-AB)**



**Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

**Note 2:** All voltage values are with respect to ground with GND and OGND wired together (unless otherwise noted).

**Note 3:**  $f_{SAMPLE} = 125MHz$ , CLKI = CLKQ unless otherwise noted.

**Note 4:** Integral nonlinearity is defined as the deviation of a code from a straight line passing through the actual endpoints of the transfer curve. The deviation is measured from the center of the quantization band. **Note 5:** DC offset voltage is defined as the DC voltage corresponding to the output code with LO signal applied, but no RF signal. **Note 6:** Guaranteed by design, not subject to test.



7

### Timing Diagrams



**Dual Digital Output Bus Timing**

#### **Multiplexed Digital Output Bus Timing**





### Typical Performance Characteristics







## Typical Performance Characteristics







### Pin Functions

#### **Supply Pins**

**V<sub>CC1</sub>** (Pins G5, H2), V<sub>CC2</sub> (Pins C5, C8, K5, K8): Analog 5V Supply for Mixer and First Amplifiers. The specified operating range is 4.5V to 5.25V. The voltage on this pin provides power for the mixer and amplifier stages only and is internally bypassed to GND.

**V<sub>CC3</sub> (Pins C9, C12, K9, K12):** Analog Supply for Second Amplifiers. The specified operating range is 4.5V to 5.5V for LTM9004-AA and LTM9004-AB. The specified operating range is 2.7V to 3.5V for LTM9004-AC and LTM9004-AD.  $V_{CG3}$  is internally bypassed to GND.

**V<sub>DD</sub> (Pins D14, F13, G13, J14):** Analog 3V Supply for the ADC. The specified operating range is 2.7V to 3.6V.  $V_{DD}$ is internally bypassed to GND.

**OV<sub>DD</sub>** (Pins D17, J17): Positive Supply for the Digital Output Drivers. The specified operating range is 0.5V to 3.6V. OV $_{DD}$  is internally bypassed to OGND.

**GND (See Table for Pin Locations):** Analog Ground.

**OGND (Pins C17, K17):** Digital Output Driver Ground.

#### **Analog Inputs**

**RF (Pin E2):** RF Input Pin. This is a single-ended 50Ω terminated input. No external matching network is required for the high frequency band. An external series capacitor (and/or shunt capacitor) may be required for impedance transformation to 50Ω in the low frequency band from 700MHz to 1.5GHz (see Figure 4). If the RF source is not DC blocked, a series blocking capacitor should be used. Otherwise, damage to the IC may result.

**LO (Pin H3):** Local Oscillator Input Pin. This is a singleended 50 $\Omega$  terminated input. No external matching network is required in the high frequency band. An external shunt capacitor (and/or series capacitor) may be required for impedance transformation to 50Ω for the low frequency band from 700MHz to 1.5GHz (see Figure 6). If the LO source is not DC blocked, a series blocking capacitor must be used. Otherwise, damage to the IC may result.

**CLKQ (Pin G14):** Q-Channel ADC Clock Input. The input sample starts on the positive edge. Tie CLKQ and CLKI together.

**CLKI (Pin F14):** I-Channel ADC Clock Input. The input sample starts on the positive edge. Tie CLKQ and CLKI together.

**I +\_ADJ (Pin B1):** DC Offset Adjust Pin for I-Channel, + Line. Source or sink current through this pin to trim DC offset.

**I –\_ADJ (Pin C1):** DC Offset Adjust Pin for I-Channel, – Line. Source or sink current through this pin to trim DC offset.

**Q+\_ADJ (Pin K1):**DCOffsetAdjustPinfor Q-Channel, + Line. Source or sink current through this pin to trim DC offset.

**Q–\_ADJ (Pin L1):**DCOffsetAdjustPinfor Q-Channel, – Line. Source or sink current through this pin to trim DC offset.

#### **Control Pins**

**MIXENABLE (Pin E4):** Mixer Enable Pin. If MIXENABLE = high (the input voltage is higher than 2.0V), the mixer is enabled. IfMIXENABLE = low (the input voltage is less than 1.0V), it is disabled. If the enable function is not needed, then this pin should be tied to  $V_{C}C_1$ .

**AMP1ENABLE (Pins D5, L5):** First Amplifier Enable Pin. AMP1ENABLE = high or floating results in normal (active) operating mode for the first amplifier in each channel. AMP1ENABLE = low (a minimum of 2.1V below  $V_{CC2}$ ), results in the first amplifiers being disabled. If the enable function is not needed, then this pin should be tied to  $V_{CC2}$ .

**AMP2ENABLE (Pins C10, L10):** Second Amplifier Enable Pin. AMP2ENABLE = high or floating results in normal (active) operating mode for the second amplifier in each channel. AMP2ENABLE = low (a minimum of 0.45V below  $V<sub>CC3</sub>$ ), results in the second amplifiers being disabled. If the enable function is not needed, then this pin should be tied to  $V_{CCS}$ .

**ADCSHDNQ (Pin J12):** Q-Channel ADC Shutdown Mode Selection Pin. Connecting ADCSHDNQ to GND and OEQ to GND results in normal operation with the outputs enabled. Connecting ADCSHDNQ to GND and  $\overline{OEQ}$  to  $V_{DD}$  results in normal operation with the outputs at high impedance. Connecting ADCSHDNQ to  $V_{DD}$  and OEQ to GND results in nap mode with the outputs at high impedance. Connecting ADCSHDNQ to  $V_{DD}$  and OEQ to  $V_{DD}$  results in sleep mode with the outputs at high impedance.

9004fa **ADCSHDNI (Pin D12):** I-Channel ADC Shutdown Mode Selection Pin. Connecting ADCSHDNI to GND and OEI to GND results in normal operation with the outputs enabled. Connecting ADCSHDNI to GND and  $\overline{OE}$  to  $V_{DD}$  results in normal operation with the outputs at high impedance.



### Pin Functions

Connecting ADCSHDNI to  $V_{DD}$  and  $\overline{OE}$  to GND results in nap mode with the outputs at high impedance. Connecting ADCSHDNI to  $V_{DD}$  and  $\overline{OE}$  to  $V_{DD}$  results in sleep mode with the outputs at high impedance.

**SENSEQ (Pin H13), SENSEI (Pin E13):** ADC Reference Programming Pin. Tie to  $V_{DD}$  for normal operation. An external reference can be used, see ADC Reference section.

**MODE (Pin J13):** Output Format and Clock Duty Cycle Stabilizer Selection Pin. Note that MODE controls both channels. Connecting MODE to GND selects straight binary output format and turns the clock duty cycle stabilizer off.  $1/3$  V<sub>DD</sub> selects straight binary output format and turns the clock duty cycle stabilizer on. 2/3  $V_{DD}$  selects 2's complement output format and turns the clock duty cycle stabilizer on.  $V_{DD}$  selects 2's complement output format and turns the clock duty cycle stabilizer off.

**MUX (Pin D13):** Digital Output Multiplexer Control. If MUX = high, Q-channel comes out on DQ0 to DQ13; I-channel comes out on DI0 to DI13. If MUX = low, the output busses are swapped and Q-channel comes out on DI0 to DI13;

I-channel comes out on DQ0 to DQ13. To multiplex both channels onto a single output bus, connect MUX, CLKQ and CLKI together.

**OEQ (Pin K13):** Q-Channel Output Enable Pin. Refer to ADCSHDNQ pin function.

**OEI (Pin C13):** I-Channel Output Enable Pin. Refer to ADCSHDNI pin function.

#### **Digital Outputs**

**CLKOUT (Pin E12):** ADC Data Ready Clock Output. Latch data on the falling edge of CLKOUT. CLKOUT is derived from CLKQ. Tie CLKQ to CLKI for simultaneous operation.

**DI0 - DI13 (See Table for Pin Locations):** I-Channel (In-Phase) ADC Digital Outputs. DI13 is the MSB.

**DQ0 - DQ13 (See Table for Pin Locations):** Q-Channel (Quadrature) ADC Digital Outputs. DQ13 is the MSB.

**OF (Pin H12):** Overflow/Underflow Output. High when an overflow or underflow has occurred on either I-channel or Q-channel.



Top View of LGA Package (Looking Through Component)



### **BLOCK DIAGRAM**



**Figure 1. Functional Block Diagram (Only One Channel is Shown)**



# **OPERATION**

### **DESCRIPTION**

The LTM9004 is a direct conversion receiver targeting high linearity receiver applications, such as wireless infrastructure with RF input frequencies up to 2.7GHz. It is an integrated μModule receiver utilizing system in a package (SiP) technology to combine a dual, high speed 14-bit A/D converter, lowpass filters, two low noise differential amplifiers per channel with fixed gain, and an I/Q demodulator with DC offset adjustment.

The direct conversion receiver architecture offers several advantages over the traditional superheterodyne. It eases the requirements for RF front-end bandpass filtering, as it is not susceptible to signals at the image frequency. The RF bandpass filters need only attenuate strong out-of-band signals to prevent them from overloading the front end. Also, direct conversion eliminates the need for IF amplifiers and bandpass filters. Instead, the RF input signal is directly converted to baseband.

Direct conversion does, however, come with its own set of implementation issues. Since the receive LO signal is at the same frequency as the RF signal, it can easily radiate from the receive antenna and violate regulatory standards.

Unwanted baseband signals can also be generated by 2nd order nonlinearity of the receiver. A tone at any frequency entering the receiver will give rise to a DC offset in the baseband circuits. The 2nd order nonlinearity of the receiver also allows a modulated signal, even the desired signal, to generate a pseudo-random block of energy centered about DC.

For this reason, the LTM9004 provides for DC offset correction immediately following the I/Q demodulator stage. Once generated, straightforward elimination of DC offset becomes very problematic. Necessary gain in the baseband amplifiers increases the offset because their frequency response extends to DC.

The following sections describe in further detail the operation of each section. The μModule technology allows the LTM9004 to be customized and this is described in the first section. The outline of the remaining sections follows the basic functional elements as shown in Figure 2.



**Figure 2. Basic Functional Elements (Only Half Shown)**

### **SEMI-CUSTOM OPTIONS**

The μModule construction affords a new level of flexibility in application-specific standard products. Standard ADC, amplifier and RF components can be integrated regardless of their process technology and matched with passive components to a particular application. The LTM9004-AA, as the first example, is configured with a dual 14-bit ADC sampling at rates up to 125Msps. The amplifiers provide a total voltage gain of 14dB (including the gain of the mixer). The lowpass filter limits the bandwidth to 1.92MHz. The RF and LO inputs of the I/Q demodulator have integrated transformers and present  $50\Omega$  single-ended inputs. An external DAC can be used for DC offset cancellation.

However, other options are possible through Linear Technology's semi-custom development program. Linear Technology has in place a program to deliver other sample rate, resolution, gain and filter configurations for nearly any specified application. These semi-custom designs are based on existing components with an appropriately modified passive network. The final subsystem is then tested to the exact parameters defined for the application. The final result is a fully integrated, accurately tested and optimized solution in the same package. For more details on the semi-custom receiver subsystem program, contact Linear Technology.

#### **MIXER OPERATION**

The RF signal is applied to the inputs of the RF transconductance amplifiers and is then demodulated into I/Q baseband signals using quadrature LO signals which are internally generated from an external LO source by precision 90° phase shifters.



## **OPERATION**

Broadband transformers are integrated at both the RF and LO inputs to enable single-ended RF and LO interfaces. In the high frequency band (1.5GHz to 2.7GHz), both RF and LO ports are internally matched to 50 $\Omega$ . No external matching components are needed. For the lower frequency bands (700MHz to 1.5GHz), a simple network with series and/or shunt capacitors can be used as the impedance matching network.

#### **I-Channel and Q-Channel Phase Relationship**

The phase relationship between the I-channel output signal and the Q-channel output signal is fixed. When the LO input frequency is larger (or smaller) than the RF input frequency, the Q-channel outputs (DQ0 to DQ13) lag (or lead) the I-channel outputs (DI0 to DI13) by 90°.

#### **DC OFFSET ADJUSTMENT**

Each channel includes provision for adjustment of the DC offset voltage presented at the input of the A/D converter. There are two adjust terminals for each channel, so that the common mode and differential mode DC offset may be independently trimmed. These terminals are designed to accept a source or sink current of up to 0.3mA. If the currents through the two terminals are not equal, then a differential DC offset will be created. If they are equal, then the resulting DC offset will be common mode only. As an example, sinking 0.1mA from one terminal and 0.11mA from the other terminal will yield a differential DC offset of approximately 5.9mV or 48LSB. A maximum DC offset of approximately 178mV or 1457LSB can be imposed by applying a 5V differential voltage to the adjust terminals.

#### **AMPLIFIER OPERATION**

Each channel of the LTM9004 consists of two stages of DC-coupled, low noise and low distortion fully differential op amps/ADC drivers. Each stage implements a 2-pole active lowpass filter using a high speed, high performance operational amplifier and precision passive components. The cascade of two stages is designed to provide maximum gain and phase flatness, along with adjacent channel and blocker rejection. The lowpass response can be configured for different cutoff frequencies within the range of the amplifiers. LTM9004-AA, for example, implements a lowpass filter designed for 1.92MHz.

#### **ADC INPUT NETWORK**

The passive network between the second amplifier output stages and the ADC input stages provides a 1st order topology configured for lowpass response.

#### **CONVERTER OPERATION**

The analog-to-digital converter (ADC) shown in Figure 1 is a dual CMOS pipelined multistep converter. The converter has six pipelined ADC stages; a sampled analog input will result in a digitized value six cycles later (see the Timing Diagrams section). The CLK inputs are single ended. The ADC has two phases of operation, determined by the state of the CLK input pins.

Each pipelined stage contains an ADC, a reconstruction DAC and an interstage residue amplifier. In operation, the ADC quantizes the input to the stage and the quantized value is subtracted from the input by the DAC to produce a residue. The residue is amplified and output by the residue amplifier. Successive stages operate out of phase so that when the odd stages are outputting their residue, the even stages are acquiring that residue and visa versa.

When CLK is low, the analog input is sampled differentially directly onto the input sample-and-hold capacitors. At the instant that CLK transitions from low to high, the sampled input is held. While CLK is high, the held input voltage is buffered by the S/H amplifier which drives the first pipelined ADC stage. The first stage acquires the output of the S/H during this high phase of CLK. When CLK goes back low, the first stage produces its residue which is acquired by the second stage. At the same time, the input S/H goes back to acquiring the analog input. When CLK goes back high, the second stage produces its residue which is acquired by the third stage. An identical process is repeated for the third, fourth and fifth stages, resulting in a fifth stage residue that is sent to the sixth stage ADC for final evaluation.

Each ADC stage following the first has additional range to accommodate flash and amplifier offset errors. Results from all of the ADC stages are digitally synchronized such that the results can be properly combined in the correction logic before being sent to the output buffer.



# Applications Information

#### **RF INPUT**

Figure 3 shows the mixer's RF input which consists of an integrated transformer and high linearity transconductance amplifiers. The primary side of the transformer is connected to the RF input pin. The secondary side of the transformer is connected to the differential inputs of the transconductance amplifiers. Under no circumstances should an external DC voltage be applied to the RF input pin. DC current flowing into the primary side of the transformer may cause damage to the integrated transformer. A series blocking capacitor should be used to AC-couple the RF input port to the RF signal source.



**Figure 3. RF Input Interface**



**Figure 4. RF Port Return Loss vs Frequency**

The RF input port is internally matched over a wide frequency range from 1.5GHz to 2.7GHz with input return loss typically better than 10dB. No external matching network is needed for this frequency range. When the part is operated at lower frequencies, however, the input return loss can be improved with the matching network shown in Figure 3. Shunt capacitor C10 and series capacitor C11 can be selected for optimum input impedance matching at the desired frequency as illustrated in Figure 4. For lower frequency band operation, the external matching component C11 can serve as a series DC blocking capacitor.

The RF input impedance and S11 parameters (without external matching components) are listed in Table 1.





#### **LO Input Port**

9004fa The mixer's LO input interface is shown in Figure 5. The input consists of an integrated transformer and a precision quadrature phase shifter which generates 0° and



90° phase-shifted LO signals for the LO buffer amplifiers driving the I/Q mixers. The primary side of the transformer is connected to the LO input pin. The secondary side of the transformer is connected to the differential inputs of the LO quadrature generator. Under no circumstances should an external DC voltage be applied to the input pin. DC current flowing into the primary side of the transformer may damage the transformer. A series blocking capacitor should be used to AC-couple the LO input port to the LO signal source.



**Figure 5. LO Input Interface**



**Figure 6. LO Return Loss vs Frequency**

The LO input port is internally matched over a wide frequency range from 1.5GHz to 2.7GHz with input return loss typically better than 10dB. No external matching network is needed for this frequency range. When the part is operated at a lower frequency, the input return loss can be improved with the matching network shown in Figure 8. Shunt capacitor C12 and series capacitor C13 can be selected for optimum input impedance matching at the desired frequency as illustrated in Figure 6. For lower frequency operation, external matching component C13 can serve as the series DC blocking capacitor.

|                                                      | The LO input impedance and S11 parameters (without |  |  |  |  |  |  |
|------------------------------------------------------|----------------------------------------------------|--|--|--|--|--|--|
| external matching components) are listed in Table 2. |                                                    |  |  |  |  |  |  |

**Table 2. LO Input Impedance**



#### **ADC Reference**

The internal voltage reference can be configured for two pin-selectable ADC input ranges. Tying the SENSE pin to  $V_{DD}$  selects the default range; tying the SENSE pin to 1.5V selects a 3dB lower range. An external reference can be used by applying its output directly or through a resistor divider to SENSE. It is not recommended to drive the SENSE pin with a logic device. The SENSE pin should be tied to the appropriate level as close to the converter as possible. The SENSE pin is internally bypassed to ground with a 1µF ceramic capacitor.



#### **Enable Interface**

The enable voltage necessary to turn on the mixer is 2V. To disable or turn off the mixer, this voltage should be below 1V. If this pin is not connected, the mixer is disabled. However, it is not recommended that the pin be left floating for normal operation.

TheAMP1ENABLEandAMP2ENABLEpins areCMOSlogic inputs with internal pull-up resistors. If the pin is driven low, the amplifier powers down with Hi-Z outputs. If the pin is left unconnected or driven high, the part is in normal active operation. Some care should be taken to control leakage currents at this pin to prevent inadvertently putting it into shutdown. The turn-on and turn-off time between the shutdown and active states are typically less than 1μs.

#### **Sleep and Nap Modes**

The converter may be placed in shutdown or nap modes to conserve power. Connecting ADCSHDNx to GND results in normal operation. Connecting ADCSHDNx to  $V_{DD}$  and  $\overline{OE}$ x to V<sub>DD</sub> results in sleep mode, which powers down all circuitry including the reference and the ADC typically dissipates 1mW. When exiting sleep mode, it will take milliseconds for the output data to become valid because the reference capacitors have to recharge and stabilize. Connecting ADCSHDNx to  $V_{DD}$  and  $\overline{OE}$ x to GND results in nap mode and the ADC typically dissipates 30mW. In nap mode, the on-chip reference circuit is kept on, so that recovery from nap mode is faster than that from sleep mode, typically taking 100 clock cycles. In both sleep and nap modes, all digital outputs are disabled and enter the Hi-Z state.

Channels I and Q have independent ADCSHDN pins (ADCSHDNI, ADCSHDNQ.) I-Channel is controlled by ADCSHDNI and OEI, and Q-Channel is controlled by ADCSHDNQ and OEQ. The nap, sleep and output enable modes of the two channels are completely independent, so it is possible to have one channel operating while the other channel is in nap or sleep mode.

Note that ADCSHDN has the opposite polarity as MIXEN-ABLE, AMP1ENABLEandAMP2ENABLE. Normaloperation is achieved with a logic low level on the SHDN pins and a high level disables the respective functions.

It is not recommended to enable or shut down individual components separately. These pins are separated for test purposes.

### **Driving the ADC Clock Inputs**

The CLK inputs can be driven directly with a CMOS or TTL level signal. A sinusoidal clock can also be used along with a low-jitter squaring circuit before the CLK pin (Figure 7).



**Figure 7. Sinusoidal Single-Ended CLK Driver**

The noise performance of the ADC can depend on the clock signal quality as much as on the analog input. Any noise present on the CLK signal will result in additional aperture jitter that will be RMS summed with the inherent ADC aperture jitter. In applications where jitter is critical, such as when digitizing high input frequencies, use as large an amplitude as possible. Also, if the ADC is clocked with a sinusoidal signal, filter the CLK signal to reduce wideband noise and distortion products generated by the source.

It is recommended that CLKI and CLKQ are shorted together and driven by the same clock source. If a small time delay is desired between when the two channels sample the analog inputs, CLKI and CLKQ can be driven by two different signals. If this time delay exceeds 1ns, the performance of the part may degrade. CLKI and CLKQ should not be driven by asynchronous signals.



Figure 8 and Figure 9 show alternatives for converting a differential clock to the single-ended CLK input. The use of a transformer provides no incremental contribution to phase noise. The LVDS or PECL to CMOS translators provide littledegradationbelow 70MHz, but at 140MHzwill degrade the SNR compared to the transformer solution. The nature of the received signals also has a large bearing on how much SNR degradation will be experienced. For high crest factor signals such as WCDMA or OFDM, where the nominal power level must be at least 6dB to 8dB below full scale, the use of these translators will have a lesser impact.

The transformer in the example may be terminated with the appropriate termination for the signaling in use. The use of a transformer with a 1:4 impedance ratio may be desirable in cases where lower voltage differential signals are considered. The center tap may be bypassed to ground through a capacitor close to the ADC if the differential signals originate on a different plane. The use of a capacitor at the input may result in peaking, and depending on transmission line length may require a 10 $\Omega$ to 20 $\Omega$  series resistor to act as both a lowpass filter for high frequency noise that may be induced into the clock line by neighboring digital signals, as well as a damping mechanism for reflections.

#### **Maximum and Minimum Conversion Rates**

The maximum conversion rate for the ADC is 125Msps. The lower limit of the sample rate is determined by the droop of the sample-and-hold circuits. The pipelined architecture of this ADC relies on storing analog signals on small valued capacitors. Junction leakage will discharge the capacitors. The specified minimum operating frequency for the LTM9004 is 1Msps.

#### **Clock Duty Cycle Stabilizer**

An optional clock duty cycle stabilizer circuit ensures high performance even if the input clock has a non 50% duty cycle. Using the clock duty cycle stabilizer is recommended for most applications. To use the clock duty cycle stabilizer, the MODE pin should be connected to  $1/3V_{DD}$  or  $2/3V_{DD}$ using external resistors.

This circuit uses the rising edge of the CLK pin to sample the analog input. The falling edge of CLK is ignored and the internal falling edge is generated by a phase-locked loop. The input clock duty cycle can vary from 40% to 60% and the clock duty cycle stabilizer will maintain a constant 50% internal duty cycle. If the clock is turned off for a long period of time, the duty cycle stabilizer circuit will require a hundred clock cycles for the PLL to lock onto the input clock.



**Figure 8. CLK Driver Using an LVDS or PECL to CMOS Converter**



**Figure 9. LVDS or PECL CLK Drive Using a Transformer**



For applicationswhere the sample rateneeds tobe changed quickly, the clock duty cycle stabilizer can be disabled. If the duty cycle stabilizer is disabled, care should be taken to make the sampling clock have a  $50\%$  ( $\pm 5\%$ ) duty cycle.

### **DIGITAL OUTPUTS**

Table 3 shows the relationship between the analog input voltage, the digital data bits, and the overflow bit. Note that OF is high when an overflow or underflow has occurred on either channel I or channel Q.



#### **Table 3. Output Codes vs Input Voltage**

### **Digital Output Modes**

Figure 10 shows an equivalent circuit for a single output buffer. Each buffer is powered by  $\text{OV}_{\text{DD}}$  and OGND, isolated from the ADC power and ground. The additional N-channel transistor in the output driver allows operation down to low voltages. The internal resistor in series with the output makes the output appear as  $50\Omega$  to external circuitry and may eliminate the need for external damping resistors.

 As with all high speed/high resolution converters the digital output loading can affect the performance. The digital outputs of the ADC should drive a minimal capacitive load to avoid possible interaction between the digital outputs and sensitive input circuitry. For full speed operation, the capacitive load should be kept under 10pF.



**Figure 10. Digital Output Buffer**

Lower  $\text{OV}_{DD}$  voltages will also help reduce interference from the digital outputs.

#### **Data Format**

Using the MODE pin, the ADC parallel digital output can be selected for offset binary or 2's complement format. Note that MODE controls both I and Q channels. Connecting MODE to GND or  $1/3$  V<sub>DD</sub> selects straight binary output format. Connecting MODE to 2/3  $V_{DD}$  or  $V_{DD}$  selects 2's complement output format. An external resistive divider can be used to set the  $1/3$  V<sub>DD</sub> or  $2/3$  V<sub>DD</sub> logic values. Table 4 shows the logic states for the MODE pin.

#### **Table 4. MODE Pin Function**



#### **Overflow Bit**

When OF outputs a logic high the converter is either overranged or underranged on I-channel or Q-channel. Note that both channels share a common OF pin. OF is disabled when I-channel is in sleep or nap mode.



#### **Output Clock**

The ADC has a delayed version of the CLKQ input available as a digitaloutput, CLKOUT. The fallingedgeoftheCLKOUT pin can be used to latch the digital output data. CLKOUT is disabled when channel Q is in sleep or nap mode.

#### **Output Driver Power**

Separate output power and ground pins allow the output drivers to be isolated from the analog circuitry. The power supply for the digital output buffers,  $\overline{O}V_{DD}$ , should be tied to the same supply that powers the logic being driven. For example, if the converter drives a DSP powered by a 1.8V supply, then  $\text{OV}_{\text{DD}}$  should be tied to that same 1.8V supply.

 $\text{OV}_{\text{DD}}$  can be powered with any voltage from 500mV up to the  $V_{DD}$  of the part. OGND can be powered with any volt-age from GND up to 1V and must be less than  $O(V_{DD})$ . The logic outputs will swing between OGND and  $\text{OV}_{\text{DD}}$ .

#### **Output Enable**

The outputs may be disabled with the output enable pin, OE. OE high disables all data outputs including OF. The data access and bus relinquish times are too slow to allow the outputs to be enabled and disabled during full speed operation. The output Hi-Z state is intended for use during long periods of inactivity. Channels I and Q have independent output enable pins  $(\overline{OEI}, \overline{OEQ})$ 

#### **Digital Output Multiplexer**

The digital outputs of the ADC can be multiplexed onto a single data bus. The MUX pin is a digital input that swaps the two data busses. If MUX is high, I-channel comes out on DI0 to DI13; Q-channel comes out on DQ0 to DQ13. If MUX is low, the output busses are swapped and I-channel comes out on DQ0 to DQ13; Q-channel comes out on DI0 to DI13. To multiplex both channels onto a single output bus, connect MUX, CLKI and CLKQ together (see the Timing Diagrams for the multiplexed mode.) The multiplexed data is available on either data bus – the unused data bus can be disabled with its  $\overline{OE}$  pin.

#### **Design Example – UMTS Uplink FDD System**

The LTM9004 can be used with an RF front end to build a complete UMTS band uplink receiver. An RF front end will consist of a diplexer, along with one or more LNAs and bandpass filters. Here is an example of typical performance for such a frontend:



Minimumperformanceofthereceiverisdetailedinthe 3GPP TS25.104 V7.4.0 specification. WewillusetheMediumArea Basestation in Operating Band I for this example.

Sensitivity is a primary consideration for the receiver; the requirement is ≤–111dBm, for an input SNR of –19.8dB/5MHz. That means the effective noise floor at the receiver input must be ≤–158.2dBm/Hz. Given the effective noise contribution of the RF frontend, the maximum allowable noise due to the LTM9004 must then be –142.2dBm/Hz. Typical input noise for the LTM9004 is –148.3dBm/Hz, which translates to a calculated system sensitivity of –116.7dBm.

Typically such a receiver enjoys the benefits of some DSP filtering of the digitized signal after the ADC. In this case assume the DSP filter is a 64 tap RRC lowpass with alpha equal to 0.22. To operate in the presence of co-channel interfering signals, the receiver must have sufficient dynamic range at maximum sensitivity. The UMTS specification calls for a maximum co-channel interferer of –73dBm. Note the input level for –1dBFS within the IF passband of the LTM9004 is –15.1dBm for a modulated signal with a 10dB crest factor. The tone interferer amounts to a peak digitized signal level of –42.6dBFS.



With the RF AGC set for minimum gain, the receiver must be able to demodulate the largest anticipated desired signal from the handset. This requirement ultimately sets the maximum signal the LTM9004 must accommodate at or below –1dBFS. Assuming a handset average power of +28dBm, the minimum path loss called out in the specification is 53dB. The maximum signal level is then –25dBm at the receiver input, or –30dBm at the LTM9004 input. This is equivalent to –14.6dBFS peak.

There are several blocker signals detailed in the UMTS system specification. The sensitivity may degrade to no more than –105dBm in the presence of these signals. The first of these is an adjacent channel 5MHz away, at a level of –42dBm. This amounts to a peak digitized signal level of –11.6dBFS. The resulting sensitivity is then –112.8dBm.

The receiver must also contend with a –35dBm interfering channel ≥10MHz away. The RF frontend will offer no rejection of this channel, so it amounts to –6.6dBFS peak, and the resulting sensitivity is –109.2dBm.

Out of band blockers must also be accommodated, but these are at the same level as the inband blockers which have already been addressed.

In all of these cases, the typical input level for –1dBFS of the LTM9004 is well above the maximum anticipated signal levels. Note that the crest factor for the modulated channels will be on the order of 10dB to 12dB, so the largest of these will reach a peak power of approximately –6.5dBFS at the module output.

The largest blocking signal is the –15dBm CW tone ≥20MHz beyond the receive band edges. The RF frontend will offer 37dB rejection of this tone, so it will appear at the input of the LTM9004 at –32dBm. Here again, a signal at this level must not desensitize the baseband module. The equivalent digitized level is only –41.6dBFS peak, so there is no effect upon sensitivity.

Another source of undesired signal power is leakage from the transmitter. Since this is an FDD application, the receiver described herein will be coupled with a transmitter operating simultaneously. The transmitter output level is assumed to be ≤+38dBm, with a transmit to receive isolation of 95dB. Leakage appearing at the LTM9004 input is then –42dBm, offset from the receive signal by at least 130MHz. The equivalent digitized level is only –76.6dBFS peak, so there is no desensitization.

One challenge of direct conversion architectures is 2nd order linearity. Insufficient 2nd order linearity will allow any signal, wanted or unwanted, to create DC offset or pseudo-random noise at baseband. The blocking signals detailed above will then degrade sensitivity if this pseudorandom noise approaches the noise level of the receiver. The system specification allows for sensitivity degradation in the presence of these blockers in each case. Per the system specification, the –35dBm blocking channel may degrade sensitivity to –105dBm. This is equivalent to increasing the effective input noise of the receiver to –148.2dBm/Hz. The 2nd order distortion produced by the LTM9004 input is about 18dB below this level, and the resulting predicted sensitivity is –116.6dBm.

The –15dBm CW blocker will also give rise to a 2nd order product; in this case the product is a DC offset. DC offset is undesirable, as it reduces the maximum signal the A/D converter can process. The one sure way to alleviate the effects of DC offset is to ensure the 2nd order linearity of the baseband module is high enough. The predicted DC offset due to this signal is <1mV at the ADC input.

Note that the transmitter leakage is not included in the system specification, so the sensitivity degradation due to this signal must be held to a minimum. The 2nd order distortion generated in the LTM9004 is such that the loss of sensitivity will be <0.1dB.

There is only one requirement for 3rd order linearity in the specification. In the presence of two interferers, the sensitivity must not degrade below –105dBm. The interferers are a CW tone and a WCDMA channel at –44dBm each. These will appear at the LTM9004 input at –29dBm each. Their frequencies are such that they are 10MHz and 20MHz away from the desired channel, so the 3rd order intermodulation product falls at baseband. Here again, this product appears as pseudo-random noise and thus will reduce signal to noise ratio. For a sensitivity of –105dBm, the allowable 3rd order distortion referred to the receiver input is then –148.2dBm/Hz. The 3rd order distortion produced in the LTM9004 is about 23dB below this level, and the predicted sensitivity degradation is <0.1dB.



#### **Supply Sequencing**

The  $V_{CC}$  pins provide the supply to the mixer and all amplifiers and the  $V_{DD}$  pins provide the supply to the ADC. The mixer, amplifiers and ADC are separate integrated circuits within the LTM9004; however, there are no supply sequencing considerations beyond standard practice.

#### **Grounding and Bypassing**

The LTM9004 requires a printed circuit board with a clean unbroken ground plane; a multilayer board with an internal ground plane is recommended. The pinout of the LTM9004 has been optimized for a flowthrough layout so that the interaction between inputs and digital outputs is minimized. A continuous row of ground pads facilitates a layout that ensures that digital and analog signal lines are separated as much as possible.

The LTM9004 is internally bypassed with the ADC ( $V_{DD}$ ), mixer and amplifier ( $V_{CC}$ ) supplies returning to a common ground (GND). The digital output supply ( $\text{OV}_{DD}$ ) is returned to OGND. A 0.1µF bypass capacitor should be placed at each of the two  $O(V_{DD})$  pins. Additional bypass capacitance is optional and may be required if power supply noise is significant.

#### **Heat Transfer**

Most of the heat generated by the LTM9004 is transferred through the bottom-side ground pads. For good electrical and thermal performance, it is critical that all ground pins are connected to a ground plane of sufficient area with as many vias as possible.

#### **Recommended Layout**

The high integration of the LTM9004 makes the PCB board layout simple. However, to optimize its electrical and thermal performance, some layout considerations are still necessary.

- Use large PCB copper areas for ground. This helps to dissipate heat in the package through the board and also helps to shield sensitive on-board analog signals. Common ground (GND) and output ground (OGND) are electrically isolated on the LTM9004, but can be connected on the PCB underneath the part to provide a common return path.
- Use multiple ground vias. Using as many vias as possible helps to improve the thermal performance of the board and creates necessary barriers separating analog and digital traces on the board at high frequencies.
- Separate analog and digital traces as much as possible, using vias to create high frequency barriers. This will reduce digital feedback that can reduce the signal-tonoise ratio (SNR) and dynamic range of the LTM9004.

Figures 11 through 14 give a good example of the recommended layout.

The quality of the paste print is an important factor in producing high yield assemblies. It is recommended to use a type 3 or 4 printing no-clean solder paste. The solder stencil design should follow the guidelines outlined in Application Note 100.

The LTM9004 employs gold-finished pads for use with Pb-based or tin-based solder paste. It is inherently Pb-free and complies with the JEDEC (e4) standard. The materials declaration is available online at http://www.linear.com/ leadfree/mat\_dec.jsp.



 $9004f$ 



**Figure 11. Layer 1**



**Figure 12. Layer 2**





**Figure 13. Layer 3**



**Figure 14. Layer 4**



### Package Description

**Please refer to <http://www.linear.com/designtools/packaging>/ for the most recent package drawings.**



**LGA Package 204-Lead (22mm** × **15mm** × **2.91mm)** (Reference LTC DWG # 05-08-1822 Rev C) **LGA Package**

LINEAR



SUGGESTED PCB LAYOUT TOP VIEW

### Revision History





## Typical Application



## Related Parts







Компания «Океан Электроники» предлагает заключение долгосрочных отношений при поставках импортных электронных компонентов на взаимовыгодных условиях!

Наши преимущества:

- Поставка оригинальных импортных электронных компонентов напрямую с производств Америки, Европы и Азии, а так же с крупнейших складов мира;

- Широкая линейка поставок активных и пассивных импортных электронных компонентов (более 30 млн. наименований);

- Поставка сложных, дефицитных, либо снятых с производства позиций;
- Оперативные сроки поставки под заказ (от 5 рабочих дней);
- Экспресс доставка в любую точку России;
- Помощь Конструкторского Отдела и консультации квалифицированных инженеров;
- Техническая поддержка проекта, помощь в подборе аналогов, поставка прототипов;
- Поставка электронных компонентов под контролем ВП;

- Система менеджмента качества сертифицирована по Международному стандарту ISO 9001;

- При необходимости вся продукция военного и аэрокосмического назначения проходит испытания и сертификацию в лаборатории (по согласованию с заказчиком);

- Поставка специализированных компонентов военного и аэрокосмического уровня качества (Xilinx, Altera, Analog Devices, Intersil, Interpoint, Microsemi, Actel, Aeroflex, Peregrine, VPT, Syfer, Eurofarad, Texas Instruments, MS Kennedy, Miteq, Cobham, E2V, MA-COM, Hittite, Mini-Circuits, General Dynamics и др.);

Компания «Океан Электроники» является официальным дистрибьютором и эксклюзивным представителем в России одного из крупнейших производителей разъемов военного и аэрокосмического назначения **«JONHON»**, а так же официальным дистрибьютором и эксклюзивным представителем в России производителя высокотехнологичных и надежных решений для передачи СВЧ сигналов **«FORSTAR»**.



«**JONHON**» (основан в 1970 г.)

Разъемы специального, военного и аэрокосмического назначения:

(Применяются в военной, авиационной, аэрокосмической, морской, железнодорожной, горно- и нефтедобывающей отраслях промышленности)

**«FORSTAR»** (основан в 1998 г.)

ВЧ соединители, коаксиальные кабели, кабельные сборки и микроволновые компоненты:

(Применяются в телекоммуникациях гражданского и специального назначения, в средствах связи, РЛС, а так же военной, авиационной и аэрокосмической отраслях промышленности).



Телефон: 8 (812) 309-75-97 (многоканальный) Факс: 8 (812) 320-03-32 Электронная почта: ocean@oceanchips.ru Web: http://oceanchips.ru/ Адрес: 198099, г. Санкт-Петербург, ул. Калинина, д. 2, корп. 4, лит. А