FN6817
Rev.5.00
Dec 12, 2018

USB 2.0 High-Speed x 2 Channels/Stereo Audio Dual SP3T (Dual 3-to-1 Multiplexer)

The ISL54217 is a single supply dual SP3T analog switch that operates from a single supply in the range of 2.7 V to 4.6 V . It was designed to multiplex between audio stereo signals and two different USB 2.0 high speed differential data signals. The audio channels allow signal swings below ground, allowing the multiplexing of voice and data signals through a common headphone connector in Personal Media Players and other portable battery powered devices.

The audio switch cells can pass $\pm 1 \mathrm{~V}$ ground referenced audio signals with very low distortion ( $<0.03 \%$ THD $+N$ when driving 5 mW into $32 \Omega$ loads). The USB switch cells have very low ON-capacitance ( 8 pF ) and high bandwidth to pass USB high speed signals (480Mbps) with minimal edge and phase distortion.

The ISL54217 is available in a tiny 12 Ld $2.2 \mathrm{~mm} \times 1.4 \mathrm{~mm}$ ultra thin QFN and a 12 Ld $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ TQFN package. It operates over a temperature range of $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.

## Related Literature

- Technical Brief TB363 "Guidelines for Handling and Processing Moisture Sensitive Surface Mount Devices (SMDs)


## Features

- High Speed (480Mbps) and Full Speed (12Mbps) Signaling Capability per USB 2.0
- Low Distortion Negative Signal Capability Audio Switches
- Clickless/Popless Audio Switches
- Power OFF Protection
- COM Pins Overvoltage Tolerant to 5.5V
- Low Distortion Headphone Audio Signals
- THD+N at 5 mW into $32 \Omega$ Load . . . . . . $<0.03 \%$
- Crosstalk (100kHz) . . . . . . . . . . . . . . . . . -98dB
- OFF-Isolation (100kHz) . . . . . . . . . . . . . 95.5dB
- Single Supply Operation (VDD) . . . . 2.7V to 4.6V
- -3dB Bandwidth USB Switches . . . . . . . . . 700MHz
- Available in Tiny 12 Ld $\mu$ TQFN and TQFN Packages
- Compliant with USB 2.0 Short Circuit Requirements Without Additional External Components
- Pb-Free (RoHS Compliant)


## Applications

- MP3 and other Personal Media Players
- Cellular/Mobile Phone


## Application Block Diagram



## State Diagram



## Pīn Configurations

ISL54217
(12 LD 2.2X1.4 $\mu$ TQFN)
TOP VIEW


ISL54217
( 12 LD 3X3 TQFN)
TOP VIEW


NOTE:

1. ISL54217 Switches Shown for C1 = Logic " 1 " and C0 = Logic " 1 ". The $R$ and $L 50 k \Omega$ pull-down resistors, $C 1$ and $C O 4 M \Omega$ pull-down resistors and COM- and COM+ $1 \mathrm{k} \Omega$ Shunts are not shown.

## Pin Descriptions

| $\boldsymbol{\mu T Q F N}$ | TQFN | NAME | FUNCTION |
| :---: | :---: | :---: | :--- |
| 1 | 1 | $2 \mathrm{D}+$ | USB2 Differential Input |
| 2 | 2 | L | Audio Left Input |
| 3 | 3 | R | Audio Right Input |
| 4 | 4 | $1 \mathrm{D}-$ | USB1 Differential Input |
| 5 | 5 | DD+ | USB1 Differential Input |
| 6 | 6 | GND | Ground Connection |
| 7 | 7 | COM+ | Voice and Data Common Pin |
| 8 | 8 | COM- | Voice and Data Common Pin |
| 9 | 9 | C1 | Digital Control Input |
| 10 | 10 | C0 | Digital Control Input |
| 11 | 11 | VD | Power Supply |
| 12 | PD | USB2 Differential Input |  |
| - |  | PD | Thermal Pad. Tie to Ground or Float |

## Truth Table

| CURRENT CODE |  | LAST CODE |  | MODE | SHUNT SWITCHES |  | INTERNAL REGISTER |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| C1 | CO | C1 | C0 |  | CLICK/POP AUDIO SHUNTS | 1k $\Omega$ COM SHUNTS |  |
| 0 | 0 | X | X | All Switches Off | ON | OFF | 0 |
| 0 | 1 | X | X | USB1 | ON | OFF | 0 |
| 1 | 0 | 0 | 0 | USB2 | ON | OFF | 0 |
| 1 | 0 | 0 | 1 | USB2 | ON | OFF | 0 |
| 1 | 0 | 1 | 0 | USB2 | ON | OFF | 0 |
| 1 | 1 | X | X | AUDIO | OFF | OFF | 1 |
| 1 | 0 | 1 | 0 | MUTE | OFF | ON | 1 |
| 1 | 0 | 1 | 1 | MUTE | OFF | ON | 1 |

NOTE: C0, C1: Logic " 0 " when $\leq 0.5 \mathrm{~V}$, Logic " 1 " when $\geq 1.4 \mathrm{~V}$ with $\mathrm{V}_{\mathrm{DD}}$ in the range of 2.7 V to 3.6 V .

## Ordering Information

| PART NUMBER <br> (Note 5) | PART MARKING | TEMP. RANGE ( ${ }^{\circ} \mathrm{C}$ ) | PACKAGE <br> (Pb-Free) | PKG. DWG. \# |
| :---: | :---: | :---: | :---: | :---: |
| ISL54217IRUZ-T (Notes 2, 3) (No longer available or supported) | GP | -40 to +85 | $12 \mathrm{Ld} 2.2 \mathrm{mmx1.4mm} \mu$ TQFN (Tape and Reel) | L12.2.2×1.4A |
| ISL54217IRTZ (Note 4) | 4217 | -40 to +85 | $12 \mathrm{Ld} \mathrm{3mmx3mm} \mathrm{TQFN}$ | L12.3x3A |
| ISL54217IRTZ-T (Notes 2, 4) | 4217 | -40 to +85 | 12 Ld 3mmx3mm TQFN (Tape and Reel) | L12.3x3A |
| ISL54217EVAL1Z | Evaluation Board |  |  |  |

NOTES:
2. Please refer to TB347 for details on reel specifications.
3. These Pb -free plastic packaged products employ special Pb -free material sets; molding compounds/die attach materials and NiPdAu plate - e4 termination finish, which is RoHS compliant and compatible with both SnPb and Pb -free soldering operations. Pb -free products are MSL classified at Pb -free peak reflow temperatures that meet or exceed the Pb -free requirements of IPC/JEDEC J STD-020.
4. These Pb -free plastic packaged products employ special Pb -free material sets, molding compounds/die attach materials, and $100 \%$ matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb -free soldering operations). Pb -free products are MSL classified at Pb -free peak reflow temperatures that meet or exceed the Pb -free requirements of IPC/JEDEC J STD-020.
5. For Moisture Sensitivity Level (MSL), please see device information page for ISL54217. For more information on MSL please see techbrief TB363.

| Absolute Maximum Ratings |  |
| :---: | :---: |
| $V_{\text {DD }}$ to GND | -0.3V to 5.5 V |
| Input Voltages |  |
| 1D+, 1D-, L, R, 2D+, 2D- | -2 V to 5.5 V |
| C0, C1 (Note 6). | -0.3V to 5.5V |
| Output Voltages |  |
| COM-, COM+ | -2 V to 5.5 V |
| Continuous Current (L, R) | $\pm 60 \mathrm{~mA}$ |
| Peak Current (L, R) |  |
| Peak Current (1D-, 1D+, 2D-, 2D+) |  |
| Peak Current (1D-, 1D+, 2D-, 2D+) (Pulsed 1ms, 10\% Duty Cycle, Max) | $\pm 100 \mathrm{~mA}$ |
| ESD Rating: |  |
| Human Body Model | >5kV |
| Machine Model | >500V |
| Charged Device Model | . $>2 \mathrm{kV}$ |
| Latch-up Tested per JEDEC; Class II Level | at $85^{\circ} \mathrm{C}$ |

## Thermal Information

| Thermal Resistance (Typical) | $\theta_{\mathrm{JA}}\left({ }^{\circ} \mathrm{C} / \mathrm{W}\right) \theta_{\mathrm{JC}}\left({ }^{\circ} \mathrm{C} / \mathrm{W}\right)$ |
| :---: | :---: |
| 12 Ld $\mu$ TQFN Package (Note 7, 10). | 15590 |
| 12 Ld TQFN Package (Notes 8, 9). | 58 1.0 |
| Maximum Junction Temperature (Plastic | tic Package). . $+150^{\circ} \mathrm{C}$ |
| Maximum Storage Temperature Range. | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Pb-Free Reflow Profile | see TB493 |

## Operating Conditions

Temperature Range . . . . . . . . . . . . . . . . . . $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Supply Voltage Range . . . . . . . . . . . . . . . . . . 2.7 V to 4.6V

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.

NOTES:
6. Signals on C1 and C0 exceeding GND by specified amount are clamped. Limit current to maximum current ratings.
7. $\theta_{\mathrm{JA}}$ is measured with the component mounted on a high effective thermal conductivity test board in free air. See Tech Brief TB379 for details.
8. $\theta_{\mathrm{JA}}$ is measured in free air with the component mounted on a high effective thermal conductivity test board with "direct attach" features. See Tech Brief TB379.
9. For $\theta_{\mathrm{JC}}$, the "case temp" location is the center of the exposed metal pad on the package underside.
10. For $\theta_{\mathrm{JC}}$, the "case temp" location is taken at the package top center.

Electrical Specifications - 2.7V to 3.6V Supply Test Conditions: $\mathrm{V}_{\mathrm{DD}}=+3.0 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{COH}}, \mathrm{V}_{\mathrm{C} 1 \mathrm{H}}=1.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{COL}}$, $\mathrm{V}_{\mathrm{C} 1 \mathrm{~L}}=0.5 \mathrm{~V}$, (Note 11), Unless Otherwise Specified. Boldface limits apply over the operating temperature range, $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.

|  |  | MIN |  | MAX |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PARAMETER | TEST CONDITIONS | TEMP |  |  |  |
| (Notes | $\left({ }^{\circ} \mathrm{C}\right)$ | 12, 13) | TYP | (Notes, 13) | UNITS |

## ANALOG SWITCH CHARACTERISTICS

| Audio Switches (L, R) |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Analog Signal Range, $\mathrm{V}_{\text {ANALOG }}$ | $\begin{aligned} & V_{D D}=3.0 \mathrm{~V} \text { to } 3.6 \mathrm{~V} \text {, Audio Mode }\left(C 0=V_{D D},\right. \\ & \left.C 1=V_{D D}\right) \end{aligned}$ | Full | -1.5 | - | 1.5 | V |
| ON-Resistance, ron | $\mathrm{V}_{\mathrm{DD}}=3.0 \mathrm{~V}$, Audio Mode ( $\mathrm{CO}=1.4 \mathrm{~V}, \mathrm{C} 1=1.4 \mathrm{~V}$ ), $\mathrm{I}_{\mathrm{COMx}}=60 \mathrm{~mA}, \mathrm{~V}_{\mathrm{L}}$ or $\mathrm{V}_{\mathrm{R}}=-0.85 \mathrm{~V}$ to 0.85 V , (see Figure 3, Note 15) | +25 | - | 2.3 | 2.8 | $\Omega$ |
|  |  | Full | - | - | 3.4 | $\Omega$ |
| ron Matching Between Channels, $\Delta \mathrm{r} \mathrm{ON}$ | $\mathrm{V}_{\mathrm{DD}}=3.0 \mathrm{~V}$, Audio Mode ( $\mathrm{CO}=1.4 \mathrm{~V}, \mathrm{C} 1=1.4 \mathrm{~V}$ ), $\mathrm{I}_{\mathrm{COMx}}=60 \mathrm{~mA}, \mathrm{~V}_{\mathrm{L}}$ or $\mathrm{V}_{\mathrm{R}}=$ Voltage at max ron over signal range of -0.85 V to 0.85 V , (Notes 15,16 ) | +25 | - | 0.04 | 0.25 | $\Omega$ |
|  |  | Full | - | - | 0.26 | $\Omega$ |
| ron Flatness, $\mathrm{r}_{\text {FLAT }}$ (ON) | $\mathrm{V}_{\mathrm{DD}}=3.0 \mathrm{~V}$, Audio Mode $(C 0=1.4 \mathrm{~V}, \mathrm{C} 1=1.4 \mathrm{~V})$, $\mathrm{I}_{\mathrm{COMx}}=60 \mathrm{~mA}, \mathrm{~V}_{\mathrm{L}}$ or $\mathrm{V}_{\mathrm{R}}=-0.85 \mathrm{~V}$ to 0.85 V , (Notes 14, 15) | +25 | - | 0.03 | 0.05 | $\Omega$ |
|  |  | Full | - | - | 0.07 | $\Omega$ |
| Click/Pop Shunt Resistance, $\mathrm{R}_{\mathrm{L}}, \mathrm{R}_{\mathrm{R}}$ | $\mathrm{V}_{\mathrm{DD}}=3.6 \mathrm{~V}$, ALL OFF Mode ( $\mathrm{CO}=0.5 \mathrm{~V}, \mathrm{C} 1=0.5 \mathrm{~V}$ ), $\mathrm{V}_{\text {COM }}$ or $\mathrm{V}_{\text {COM }}=-0.85 \mathrm{~V}, 0.85 \mathrm{~V}, \mathrm{~V}_{\mathrm{L}}$ or $\mathrm{V}_{\mathrm{R}}=-0.85 \mathrm{~V}$, 0.85 V , Measure current into Lor R pin and calculate resistance value. | +25 | - | 28 | - | $\Omega$ |
| USB/DATA Switches (1D+, 1D-, 2D+, 2D-) |  |  |  |  |  |  |
| Analog Signal Range, $\mathrm{V}_{\text {ANALOG }}$ | $\mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V}$ to 4.6 V , USB 1 mode $\left(\mathrm{CO}=0 \mathrm{~V}, \mathrm{C} 1=\mathrm{V}_{\mathrm{DD}}\right)$ or USB2 Mode ( $\mathrm{CO}=\mathrm{V}_{\mathrm{DD}}, \mathrm{C} 1=0 \mathrm{~V}$ ) | Full | -1 | - | VDD | V |

Electrical Specifications - 2.7V to 3.6V Supply Test Conditions: $\mathrm{V}_{\mathrm{DD}}=+3.0 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{COH}}, \mathrm{V}_{\mathrm{C} 1 \mathrm{H}}=1.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{COL}}$, $\mathrm{V}_{\mathrm{C} 1 \mathrm{~L}}=0.5 \mathrm{~V}$, (Note 11), Unless Otherwise Specified. Boldface limits apply over the operating temperature range, $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.

| PARAMETER | TEST CONDITIONS | TEMP <br> $\left({ }^{\circ} \mathrm{C}\right)$ | MIN <br> (Notes <br> $12,13)$ | TYP | MAX (Notes 12 | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ON-Resistance, ron | $\mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V}$, USB1 mode ( $\mathrm{C} 0=0.5 \mathrm{~V}, \mathrm{C} 1=1.4 \mathrm{~V}$ ) or USB2 Mode ( $C 0=1.4 \mathrm{~V}, \mathrm{C} 1=0.5 \mathrm{~V})$, $\mathrm{I}_{\mathrm{COMx}}=40 \mathrm{~mA}$, $\mathrm{V}_{\mathrm{D}+}$ or $\mathrm{V}_{\mathrm{D}}=0 \mathrm{~V}$ to 400 mV (see Figure 4 , Note 15 ) | 25 | - | 6.2 | 8 | $\Omega$ |
|  |  | Full | - | - | 10 | $\Omega$ |
| ron Matching Between Channels, $\Delta \mathrm{r}_{\mathrm{ON}}$ | $V_{D D}=2.7 \mathrm{~V}$, USB1 mode ( $C 0=0.5 \mathrm{~V}, C 1=1.4 \mathrm{~V}$ ) or USB2 Mode $(C 0=1.4 \mathrm{~V}, \mathrm{C} 1=0.5 \mathrm{~V})$, $\mathrm{I}_{\mathrm{COMx}}=40 \mathrm{~mA}$, $\mathrm{V}_{\mathrm{D}+}$ or $\mathrm{V}_{\mathrm{D}-}=$ Voltage at max $\mathrm{r}_{\mathrm{N}}$, (Notes 15,16 ) | 25 | - | 0.08 | 0.5 | $\Omega$ |
|  |  | Full | - | - | 0.55 | $\Omega$ |
| ron Flatness, R $\mathrm{FLAT}^{\text {(ON }}$ ) | $\mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V}$, USB1 mode ( $\mathrm{CO}=0.5 \mathrm{~V}, \mathrm{C} 1=1.4 \mathrm{~V}$ ) or USB2 Mode ( $\mathrm{C} 0=1.4 \mathrm{~V}, \mathrm{C} 1=0.5 \mathrm{~V}$ ), $\mathrm{I}_{\mathrm{COMx}}=40 \mathrm{~mA}$, $\mathrm{V}_{\mathrm{D}+}$ or $\mathrm{V}_{\mathrm{D}-}=0 \mathrm{~V}$ to 400 mV , (Notes 14,15 ) | 25 | - | 0.26 | 1 | $\Omega$ |
|  |  | Full | - | - | 1.2 | $\Omega$ |
| ON-Resistance, ron | $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}$, USB1 mode ( $\mathrm{CO}=0.5 \mathrm{~V}, \mathrm{C} 1=1.4 \mathrm{~V}$ ) or USB2 Mode ( $\mathrm{C0}=1.4 \mathrm{~V}, \mathrm{C} 1=0.5 \mathrm{~V}$ ), $\mathrm{I}_{\mathrm{COMx}}=40 \mathrm{~mA}$, $\mathrm{V}_{\mathrm{D}}+$ or $\mathrm{V}_{\mathrm{D}}=3.3 \mathrm{~V}$ (see Figure 4, Note 15) | +25 | - | 9.8 | 20 | $\Omega$ |
|  |  | Full | - | - | 25 | $\Omega$ |
| OFF Leakage Current, $\mathrm{I}_{\mathrm{D}+(\mathrm{OFF})}$ or ID-(OFF) | $\mathrm{V}_{\mathrm{DD}}=3.6 \mathrm{~V}$, All OFF Mode ( $\mathrm{CO}=0.5 \mathrm{~V}, \mathrm{C} 1=0.5 \mathrm{~V}$ ), $\mathrm{V}_{\text {COM }}$ or $\mathrm{V}_{\text {COM }}=0.5 \mathrm{~V}, 0 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}+}$ or $\mathrm{V}_{\mathrm{D}-}=0 \mathrm{~V}, 0.5 \mathrm{~V}$, L = R = float | 25 | -15 | 0.11 | 15 | nA |
|  |  | Full | -20 | - | 20 | nA |
| ON Leakage Current, $\mathrm{I}_{\text {DX }}$ | $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}$, USB1 mode ( $\mathrm{C} 0=0.5 \mathrm{~V}, \mathrm{C} 1=1.4 \mathrm{~V}$ ) or USB2 Mode ( $C 0=1.4 \mathrm{~V}, \mathrm{C} 1=0.5 \mathrm{~V}$ ), $\mathrm{V}_{\mathrm{D}+}$ or $\mathrm{V}_{\mathrm{D}}=2.7 \mathrm{~V}, \mathrm{COM}-=\mathrm{COM}+=$ Float, L and $\mathrm{R}=$ float | 25 | -20 | 2.4 | 20 | nA |
|  |  | Full | -25 | - | 25 | nA |
| DPDT DYNAMIC CHARACTERISTICS |  |  |  |  |  |  |
| ALL OFF to USB or USB to All OFF Address Transition Time, t trans | $\mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}$, (see Figure 1) | 25 | - | 175 | - | ns |
| Audio to USB1 Address Transition Time, $\mathrm{t}_{\text {TRANS }}$ | $\mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}$, (see Figure 1) | 25 | - | 12 | - | $\mu \mathrm{s}$ |
| Break-Before-Make Time Delay, $\mathrm{t}_{\mathrm{D}}$ | $V_{D D}=3.6 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}$, (see Figure 2) | 25 | - | 52 | - | ns |
| Skew, ( $\mathrm{t}_{\text {SKEW }}$ ( ${ }^{\text {d }}$ - ${ }_{\text {SKEWIN }}$ ) | $\mathrm{V}_{\mathrm{DD}}=3.0 \mathrm{~V}, \mathrm{USB} 1$ mode $\left(\mathrm{C} 0=0 \mathrm{~V}, \mathrm{C} 1=\mathrm{V}_{\mathrm{DD}}\right)$ or USB2 Mode ( $\left.C 0=V_{D D}, C 1=0 V\right), R_{L}=45 \Omega, C_{L}=10 \mathrm{pF}$, $t_{R}=t_{F}=500 \mathrm{ps}$ at 480Mbps, (Duty Cycle $\left.=50 \%\right)$ (see Figure 7) | 25 | - | 75 | - | ps |
| Total Jitter, $\mathrm{t}_{\mathrm{J}}$ | $V_{D D}=3.0 \mathrm{~V}$, USB1 mode ( $C 0=0 \mathrm{~V}, \mathrm{C} 1=\mathrm{V}_{\mathrm{DD}}$ ) or USB2 Mode ( $C 0=V_{D D}, C 1=0 V$ ), $R_{L}=45 \Omega, C_{L}=10 p F$, $\mathrm{t}_{\mathrm{R}}=\mathrm{t}_{\mathrm{F}}=500 \mathrm{ps}$ at 480 Mbps | 25 | - | 210 | - | ps |
| Rise/Fall Degradation (Propagation Delay), $\mathrm{t}_{\text {PD }}$ | $V_{D D}=3.0 \mathrm{~V}$, USB1 mode ( $C 0=0 \mathrm{~V}, C 1=V_{D D}$ ) or USB2 Mode ( $\mathrm{CO}=\mathrm{V}_{\mathrm{DD}}, \mathrm{C} 1=0 \mathrm{~V}$ ), $\mathrm{R}_{\mathrm{L}}=45 \Omega, \mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}$, (see Figure 7) | 25 | - | 250 | - | ps |
| Audio Crosstalk <br> R to COM-, L to COM+ | $\mathrm{V}_{\mathrm{DD}}=3.0 \mathrm{~V}$, Audio Mode ( $\left.C 0=\mathrm{V}_{\mathrm{DD}}, C 1=\mathrm{V}_{\mathrm{DD}}\right)$, $\mathrm{R}_{\mathrm{L}}=32 \Omega, \mathrm{f}=20 \mathrm{~Hz}$ to $20 \mathrm{kHz}, \mathrm{V}_{\mathrm{R}}$ or $\mathrm{V}_{\mathrm{L}}=0.707 \mathrm{~V}_{\mathrm{RMS}}$, (see Figure 6) | 25 | - | -88 | - | dB |
| Crosstalk <br> (Audio to USB, USB to Audio) | $\mathrm{V}_{\mathrm{DD}}=3.0 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{f}=100 \mathrm{kHz}$ | 25 | - | -98 | - | dB |
| OFF-Isolation | $\mathrm{V}_{\mathrm{DD}}=3.0 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{f}=100 \mathrm{kHz}$ | 25 | - | 95.5 | - | dB |
| Audio OFF-Isolation (All OFF Mode) | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=3.0 \mathrm{~V}, \mathrm{C} 0=0 \mathrm{~V}, \mathrm{C} 1=0 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=32 \Omega, \mathrm{f}=20 \mathrm{~Hz} \text { to } \\ & 20 \mathrm{kHz} \end{aligned}$ | 25 | - | 115 | - | dB |
| Audio OFF-Isolation (Mute Mode) | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=3.0 \mathrm{~V}, \mathrm{C} 1=\mathrm{V}_{\mathrm{DD}}, \mathrm{CO}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=32 \Omega, \mathrm{f}=20 \mathrm{~Hz} \\ & \text { to } 20 \mathrm{kHz} \end{aligned}$ | 25 | - | 105 | - | dB |
| Audio OFF-Isolation (Mute Mode) | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=3.0 \mathrm{~V}, \mathrm{C} 1=\mathrm{V}_{\mathrm{DD}}, \mathrm{CO}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=20 \mathrm{k} \Omega, \mathrm{f}=20 \mathrm{~Hz} \\ & \text { to } 20 \mathrm{kHz} \end{aligned}$ | 25 | - | 77 | - | dB |
| Total Harmonic Distortion | $\begin{aligned} & f=20 H z \text { to } 20 \mathrm{kHz}, \mathrm{~V}_{\mathrm{DD}}=3.0 \mathrm{~V}, \mathrm{C} 0=\mathrm{V}_{\mathrm{DD}}, \mathrm{C} 1=\mathrm{V}_{\mathrm{DD}}, \\ & \mathrm{~L} \text { or } \mathrm{R}=0.707 \mathrm{~V}_{\mathrm{RMS}}\left(2 \mathrm{~V}_{\mathrm{P}-\mathrm{P}}\right), \mathrm{R}_{\mathrm{L}}=32 \Omega \end{aligned}$ | 25 | - | 0.045 | - | \% |

Electrical Specifications - 2.7V to 3.6V Supply Test Conditions: $\mathrm{V}_{\mathrm{DD}}=+3.0 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{COH}}, \mathrm{V}_{\mathrm{C} 1 \mathrm{H}}=1.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{COL}}$, $\mathrm{V}_{\mathrm{C} 1 \mathrm{~L}}=0.5 \mathrm{~V}$, (Note 11), Unless Otherwise Specified. Boldface limits apply over the operating temperature range, $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.

| PARAMETER | TEST CONDITIONS | TEMP <br> $\left({ }^{\circ} \mathrm{C}\right)$ | MIN (Notes $12,13)$ | TYP | MAX (Notes (2) <br> 12, 13) | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Total Harmonic Distortion | $\mathrm{f}=20 \mathrm{~Hz} \text { to } 20 \mathrm{kHz}, \mathrm{~V}_{\mathrm{DD}}=3.0 \mathrm{~V}, \mathrm{C} 0=\mathrm{V}_{\mathrm{DD}}, \mathrm{C} 1=\mathrm{V}_{\mathrm{DD}},$ $5 \mathrm{~mW} \text { into } \mathrm{R}_{\mathrm{L}}=32 \Omega$ | 25 | - | 0.025 | - | \% |
| Click and Pop | $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}$, Audio Mute $(\mathrm{C} 0=0 \mathrm{~V}, \mathrm{C} 1=0 \mathrm{~V}), \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$, L or $\mathrm{R}=0$ to 1.25 V DC step or 1.25 V to 0 V DC step, (see Figure 8) | 25 | - | 75 | - | $\mu \mathrm{Vp}$ |
| Click and Pop | $V_{D D}=3.3 \mathrm{~V}, \mathrm{C} 0, \mathrm{C} 1=0.5 \mathrm{~Hz}$ Square Wave, $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$, L or R = AC coupled to ground, (see Figure 9) | 25 | - | 520 | - | $\mu \mathrm{Vp}$ |
| USB Switch -3dB Bandwidth | Signal $=0 \mathrm{dBm}, 0.2 \mathrm{VDC}$ offset, $\mathrm{R}_{\mathrm{L}}=50 \Omega, C_{L}=5 \mathrm{pF}$ | 25 | - | 700 | - | MHz |
| Audio Switch -3dB Bandwidth | Signal $=0 \mathrm{dBm}, \mathrm{R}_{\mathrm{L}}=50 \Omega, C_{L}=5 \mathrm{pF}$ | 25 | - | 330 | - | MHz |
| 1D+/1D- OFF Capacitance, $\mathrm{C}_{1 \mathrm{D}+\text { OFF, }} \mathrm{C}_{1 \mathrm{D}-\mathrm{OFF}}$ | $\begin{aligned} & f=1 \mathrm{MHz}, \mathrm{~V}_{\mathrm{DD}}=3.0 \mathrm{~V}, C 0=\mathrm{V}_{\mathrm{DD}}, \mathrm{C} 1=\mathrm{V}_{\mathrm{DD}}, \mathrm{~V}_{\mathrm{D} \text { - or }} \\ & \mathrm{V}_{\mathrm{D}+}=\mathrm{V}_{\mathrm{COMx}}=0 \mathrm{~V}(\text { see Figure } 5) \end{aligned}$ | 25 | - | 3 | - | pF |
| L/R OFF Capacitance, CLOFF, CROFF | $\begin{aligned} & \mathrm{f}=1 \mathrm{MHz}, \mathrm{~V}_{\mathrm{DD}}=3.0 \mathrm{~V}, \mathrm{CO}=0 \mathrm{~V}, \mathrm{C} 1=\mathrm{V}_{\mathrm{DD}} \\ & \mathrm{~L} \text { or } \mathrm{R}=C O M \mathrm{Mx}=0 \mathrm{~V}(\text { see Figure } 5) \end{aligned}$ | 25 | - | 5 | - | pF |
| 2D+/2D- OFF Capacitance, C2D+OFF, C2D-OFF | $\begin{aligned} & \mathrm{f}=1 \mathrm{MHz}, \mathrm{~V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{CO}=\mathrm{V}_{\mathrm{DD}}, \mathrm{C} 1=\mathrm{V}_{\mathrm{DD}}, \mathrm{Tx} \text { or } \\ & \mathrm{Rx}=\mathrm{COMx}=0 \mathrm{~V} \text { (see Figure 5) } \end{aligned}$ | 25 | - | 3 | - | pF |
| COM ON Capacitance, CCOM(ON), CCOM+(ON) | $\mathrm{f}=1 \mathrm{MHz}, \mathrm{~V}_{\mathrm{DD}}=3.0 \mathrm{~V}, \mathrm{USB} 1 \text { mode }\left(\mathrm{CO}=0 \mathrm{~V}, \mathrm{C} 1=\mathrm{V}_{\mathrm{DD}}\right)$ or USB2 Mode $\left(C 0=V_{D D}, C 1=0 V\right)$ (see Figure 5) | 25 | - | 8 | - | pF |

## POWER SUPPLY CHARACTERISTICS

| Power Supply Range, $\mathrm{V}_{\text {DD }}$ |  | Full | 2.7 |  | 4.6 | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Positive Supply Current, IDD (ALL OFF Mode) | $\mathrm{V}_{\mathrm{DD}}=3.6 \mathrm{~V}, \mathrm{C} 1=\mathrm{GND}, \mathrm{CO}=\mathrm{GND}$ | 25 | - | 6.2 | 10 | $\mu \mathrm{A}$ |
|  |  | Full | - | - | 15 | $\mu \mathrm{A}$ |
| Positive Supply Current, IDD (USB1 Mode) | $V_{\text {DD }}=3.6 \mathrm{~V}, \mathrm{C} 1=\mathrm{GND}, \mathrm{CO}=\mathrm{V}_{\mathrm{DD}}$ | 25 | - | 6.5 | 10 | $\mu \mathrm{A}$ |
|  |  | Full | - | - | 15 | $\mu \mathrm{A}$ |
| Positive Supply Current, IDD (USB2 Mode) | $\mathrm{V}_{\mathrm{DD}}=3.6 \mathrm{~V}, \mathrm{C} 1=\mathrm{V}_{\mathrm{DD}}, \mathrm{C0}=\mathrm{GND}$ | 25 | - | 6.2 | 10 | $\mu \mathrm{A}$ |
|  |  | Full | - | - | 15 | $\mu \mathrm{A}$ |
| Positive Supply Current, IDD (Audio Mode) | $\left.\mathrm{V}_{\mathrm{DD}}=3.6 \mathrm{~V}, \mathrm{CO}=\mathrm{C} 1=\mathrm{V}_{\mathrm{DD}}\right)$ | 25 | - | 9 | 14 | $\mu \mathrm{A}$ |
|  |  | Full | - | - | 20 | $\mu \mathrm{A}$ |
| Positive Supply Current, IDD (MUTE Mode) | $\mathrm{V}_{\mathrm{DD}}=3.6 \mathrm{~V}, \mathrm{C} 1=\mathrm{V}_{\mathrm{DD}}, \mathrm{CO}=\mathrm{GND}$ | 25 | - | 6.6 | 10 | $\mu \mathrm{A}$ |
|  |  | Full | - | - | 15 | $\mu \mathrm{A}$ |
| Power OFF COMx Current, ICOMx | $\mathrm{V}_{\mathrm{DD}}=0 \mathrm{~V}, \mathrm{CO}=\mathrm{C} 1=$ Float, $\mathrm{COMx}=5.25 \mathrm{~V}$ | 25 | - | - | 4 | $\mu \mathrm{A}$ |
| Power OFF Logic Current, $\mathrm{I}_{\mathrm{C} 0}, \mathrm{I}_{\mathrm{C} 1}$ | $V_{D D}=0 \mathrm{~V}, \mathrm{CO}=\mathrm{C} 1=5.25 \mathrm{~V}$ | 25 | - | 11 | - | $\mu \mathrm{A}$ |
| Power OFF D+/D- Current, IXD+, IXD- | $\mathrm{V}_{\mathrm{DD}}=0 \mathrm{~V}, \mathrm{CO}=\mathrm{C} 1=$ Float, $\mathrm{XD}-=\mathrm{XD}+=5.25 \mathrm{~V}$ | 25 | - | 5 | - | $\mu \mathrm{A}$ |
| DIGITAL INPUT CHARACTERISTICS |  |  |  |  |  |  |
| C0, C1 Voltage Low, $\mathrm{V}_{\text {COL }}, \mathrm{V}_{\text {C1L }}$ | $\mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V}$ to 3.6 V | Full | - | - | 0.5 | V |
| C0, C1 Voltage High, $\mathrm{V}_{\mathrm{COH}}, \mathrm{V}_{\mathrm{C} 1 \mathrm{H}}$ | $\mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V}$ to 3.6 V | Full | 1.4 | - | 5.25 | V |
| C0, C1 Input Current, $\mathrm{I}_{\text {C0L }}, \mathrm{I}_{\text {C1L }}$ | $V_{D D}=3.6 \mathrm{~V}, \mathrm{CO}=\mathrm{C} 1=0 \mathrm{~V}$ or Float | Full | -50 | 6.2 | 50 | nA |
| C0, C1 Input Current, $\mathrm{I}_{\mathrm{COH}}, \mathrm{I}_{\mathrm{C} 1 \mathrm{H}}$ | $\mathrm{V}_{\mathrm{DD}}=3.6 \mathrm{~V}, \mathrm{C} 0=\mathrm{C} 1=3.6 \mathrm{~V}$ | Full | -2 | 1.6 | 2 | $\mu \mathrm{A}$ |
| C0, C1 Pull-Down Resistor, $\mathrm{R}_{\mathrm{Cx}}$ | $V_{D D}=3.6 \mathrm{~V}, C 0=C 1=3.6 \mathrm{~V}$, Measure current into C 0 or C1 pin and calculate resistance value. | Full | - | 4 | - | $\mathrm{M} \Omega$ |

Electrical Specifications - 2.7V to 3.6V Supply Test Conditions: $\mathrm{V}_{\mathrm{DD}}=+3.0 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{COH}}, \mathrm{V}_{\mathrm{C} 1 \mathrm{H}}=1.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{COL}}$,
$\mathrm{V}_{\mathrm{C} 1 \mathrm{~L}}=0.5 \mathrm{~V}$, (Note 11), Unless Otherwise Specified. Boldface limits apply over the operating temperature range, $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.

|  |  | MIN |  | MAX |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PARAMETER | TEST CONDITIONS | TEMP | (Notes | (Notes | ( $\left.{ }^{\circ} \mathrm{C}\right)$ | $12,13)$ |
| TYP | 12, 13) | UNITS |  |  |  |  |

NOTES:
11. $\mathrm{V}_{\text {LOGIC }}=$ Input voltage to perform proper function.
12. The algebraic convention, whereby the most negative value is a minimum and the most positive a maximum, is used in this data sheet.
13. Parameters with MIN and/or MAX limits are $100 \%$ tested at $+25^{\circ} \mathrm{C}$, unless otherwise specified. Temperature limits established by characterization and are not production tested.
14. Flatness is defined as the difference between maximum and minimum value of on-resistance over the specified analog signal range.
15. Limits established by characterization and are not production tested.
16. ron matching between channels is calculated by subtracting the channel with the highest max ron value from the channel with lowest max ron value, between $L$ and $R$ or between $1 D+$ and $1 D$ - or between $2 D+$ and $2 D-$.

## Test Circuits and Waveforms



Logic input waveform is inverted for switches that have the opposite logic sense.


Repeat test for all switches. $C_{L}$ includes fixture and stray capacitance.

$$
V_{\text {OUT }}=V_{\text {(INPUT) }} \frac{R_{L}}{R_{L}+r_{O N}}
$$

FIGURE 1B. ADDRESS ttrans $^{\text {TEST CIRCUIT }}$

FIGURE 1A. ADDRESS t trans MEASUREMENT POINTS
FIGURE 1. SWITCHING TIMES


FIGURE 2A. MEASUREMENT POINTS


Repeat test for all switches. $C_{L}$ includes fixture and stray capacitance.

FIGURE 2B. TEST CIRCUIT
FIGURE 2. BREAK-BEFORE-MAKE TIME

Test Circuits and Waveforms (Continued)


Repeat test for all switches.
FIGURE 3. AUDIO ron TEST CIRCUIT


FIGURE 5. CAPACITANCE TEST CIRCUIT


Repeat test for all switches.
FIGURE 4. USB ron TEST CIRCUIT


FIGURE 6. AUDIO CROSSTALK TEST CIRCUIT

## Test Circuits and Waveforms (Continued)



FIGURE 7A. MEASUREMENT POINTS

|tro - tri| Delay Due to Switch for Rising Input and Rising Output Signals. |tfo - tfi| Delay Due to Switch for Falling Input and Falling Output Signals. |tskew_0| Change in Skew through the Switch for Output Signals. |tskew_i| Change in Skew through the Switch for Input Signals.

FIGURE 7. SKEW TEST


Set Audio Analyzer for Peak Detection, 32 Samples/Sec, Aweighted Filter, Manual Range 1X/Y, Units to dBV
FIGURE 8. CLICK AND POP TEST CIRCUIT

## Test Circuits and Waveforms (continued)



Set Audio Analyzer for Peak Detection, 32 Samples/Sec, Aweighted Filter, Manual Range 1X/Y, Units to dBV
FIGURE 9. CLICK AND POP TEST CIRCUIT

## Block Diagram



## Detailed Description

The ISL54217 device consists of dual SP3T (single pole/triple throw) analog switches. It operates from a single DC power supply in the range of 2.7 V to 4.6 V . It was designed to function as differential 3-to-1 multiplexer to select between two different USB differential data signals and audio $L$ and $R$ stereo signals. It comes in a tiny $\mu$ TQFN and TQFN packages for use in

MP3 players, PDAs, cell phones, and other personal media players.
A device consists of two $2.3 \Omega$ audio switches and four $6.2 \Omega$ USB switches. The audio switches can accept signals that swing below ground. They were designed to pass audio left and right stereo signals, that are ground referenced, with minimal distortion. The USB switches were designed to pass high-speed USB differential data signals with minimal edge and phase distortion.

The ISL54217 was specifically designed for MP3 players, personal media players and cellphone applications that need to combine the stereo audio and USB data channels into a single shared connector, thereby saving space and component cost. The "Block Diagram" of this functionality is shown on page 11.

The ISL54217 contains two logic control pins (C1 and C0) that determine the state of the device. The part has the following five states or modes of operation: All
SWITCHES OFF; USB1; USB2; Audio; and Audio Mute. These states are discussed in detail in "Logic Control" on page 12.

A detailed description of the various types of switches are provided in "Audio Switches" beginning on page 12.

## Audio Switches

The two audio switches ( $\mathrm{L}, \mathrm{R}$ ) are $2.3 \Omega$ switches that can pass signals that swing below ground.

Over a signal range of $\pm 1 \mathrm{~V}\left(0.707 \mathrm{~V}_{\mathrm{RMS}}\right)$ with VDD > 2.7V, these switches have an extremely low ron resistance variation. They can pass ground referenced audio signals with very low distortion ( $<0.05 \%$ THD+N) when delivering 15.6 mW into a $32 \Omega$ headphone speaker load. See Figures 20, 21, 22, 23 and 24 THD+N performance curves.
Crosstalk between the $L$ and $R$ audio switches over the frequency range of 20 Hz to 20 kHz when driving a $32 \Omega$ load is $<-88 \mathrm{~dB}$. These switches have excellent off-isolation $>105 \mathrm{~dB}$ over the audio band when connected to $32 \Omega$ loads and 77 dB when connected to $20 k \Omega$ loads (In Audio Mute mode). See Figures 25 and 26 in "Typical Performance Curves" section beginning on page 14.
The audio drivers should be connected at the $L$ and $R$ side of the switch (pins 2 and 3) and the speaker loads should be connected at the COM side of the switch (pins 7 and 8).
The switches have click and pop circuitry on the $L$ and $R$ side that is activated when the part comes out of Audio mode by taking the C1 and C0 logic pins low (All OFF mode). The ISL54217 should be put in this mode before powering down or powering up of the audio CODEC drivers. In this mode the audio, USB1, USB2 switches will be OPEN (OFF) and the audio click and pop circuitry will be ON. The high off-isolation of the audio switches along with the click and pop circuitry will isolate the transients generated during power-up and power down of the audio CODECs from getting through to the headphones thus eliminating click and pop noise in the headphones. See the "AC COUPLED CLICK AND POP OPERATION" on page 14.
The audio switches are active (turned ON) whenever the C1 and C0 logic pins are logic "1" (High).

## USB Switches

The four USB switches (1D+, 1D-, 2D+, 2D-) are $6.2 \Omega$ bidirectional switches that were specifically designed to
pass high-speed USB differential data signals in the range of 0 V to 400 mV . The switches have low capacitance and high bandwidth to pass USB high-speed signals (480Mbps) with minimum edge and phase distortion to meet USB 2.0 signal quality specifications. See Figures 27 and 28 for High-speed Eye Pattern taken with switch in the signal path.

These switches can also swing rail to rail and pass USB full-speed signals (12Mbps) with minimal distortion. See Figure 29 for Full-speed Eye Pattern taken with switch in the signal path.

The maximum normal operating signal range for the USB switches is from -1 V to $\mathrm{V}_{\mathrm{DD}}$. The signal voltage at D - and $D+$ should not be allow to exceed the $V_{D D}$ voltage rail or go below ground by more than -1 V for normal operation.

However, in the event that the USB $5.25 \mathrm{~V} \mathrm{~V}_{\text {BUS }}$ voltage were shorted to one or both of the COM pins, the ISL54217 has fault protection circuitry to prevent damage to the ISL54217 part. The fault circuitry allows the signal pins (COM-, COM+, 1D-, 1D+, 2D-, 2D+, L and R ) to be driven up to 5.25 V while the $\mathrm{V}_{\mathrm{DD}}$ supply voltage is in the range of $O \mathrm{~V}$ to 4.6 V . This fault condition causes no stress to the IC. In addition, when $V_{D D}$ is at 0 V (ground) all switches are OFF and the fault voltage is isolated from the other side of the switch. When $\mathrm{V}_{\mathrm{DD}}$ is in the range of 2.7 V to 4.6 V the fault voltage will pass through to the output of an active switch channel. Note: During the fault condition normal operation is not guaranteed until the fault condition is removed.
The USB (1D+ and 1D-) switches are active (turned ON) whenever the C1 is logic " 0 " (Low) and C0 is logic " 1 " (High). The USB (2D+ and 2D-) switches are active (turned ON) whenever the C1 is logic " 1 " (High) and C0 is logic " 0 " (Low) provided the last state was not the Audio or Audio Mute state.

## ISL54217 Operation

The discussion that follows will discuss using the ISL54217 in the "Block Diagram" on page 11.

## LOGIC CONTROL

The state of the ISL54217 device is determined by the voltage at the C1 pin (pin 9) and the C0 pin (pin 10). The part has five states or modes of operation. The All SWITCHES OFF mode, USB1 mode, USB2 mode, Audio mode and Audio Mute mode. Refer to "Truth Table" on page 3 and "State Diagram" on page 2 of data sheet.

The C1 pin and C0 pin are internally pulled low through $4 \mathrm{M} \Omega$ resistors to ground and can be tri-stated or left floating.
The C 1 pin and CO pin can be driven with a voltage that is higher than the $V_{D D}$ supply voltage. They can be driven up to 5.25 V with the $\mathrm{V}_{\mathrm{DD}}$ supply in the range of 2.7 V to 4.6 V . Driving the logic higher than the supply rail will cause the logic current to increase. With $\mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V}$ and $\mathrm{V}_{\text {LOGIC }}=5.25 \mathrm{~V}, \mathrm{I}_{\text {LOGIC }}$ current is approximately $5.5 \mu \mathrm{~A}$.

## Logic Control Voltage Levels

With VDD in the range of 2.7 V to 3.6 V the logic levels are:
C1, C0 = Logic "0" (Low) when $\leq 0.5 \mathrm{~V}$ or Floating.
$\mathrm{C} 1, \mathrm{C} 0=$ Logic " 1 " (High) when $\geq 1.4 \mathrm{~V}$.

## ALL SWITCHES OFF Mode

If the $C 1$ pin = Logic " 0 " and C0 pin = Logic " 0 " the part will be in the ALL SWITCHES OFF mode. In this mode the 2D- and 2D+ USB switches, the $L$ and $R$ audio switches and the 1D- and 1D+ USB switches will be OFF (high impedance).

The audio click and pop shunt circuitry will be activated (ON) and the $1 \mathrm{k} \Omega$ COM shunt resistors will be disconnected (OFF).

Before powering down or powering up of the audio CODECs drivers the ISL54217 should be put in the ALL SWITCHES OFF mode. In this mode transients present at the $L$ and $R$ signal pins due to the changing DC voltage of the audio drivers will not pass to the headphones, preventing clicks and pops in the headphones. See the "AC COUPLED CLICK AND POP OPERATION" on page 14.

It is recommended that when transitioning from USB1 to USB2 or from USB2 to USB1 that you always pass through the All Switches OFF state.

## Audio Mode

If the C1 pin = Logic " 1 " and C0 pin = Logic " 1 " the part will be in the Audio mode. In Audio mode the L (left) and $R$ (right) $2.3 \Omega$ audio switches are ON. The 1D- and 1D+ $6.2 \Omega$ USB switches and 2D- and 2D+ $6.2 \Omega$ USB switches will be OFF (high impedance).
The audio click and pop circuitry is de-activated. The $1 \mathrm{k} \Omega$ shunts on the COM side of the switch will be disconnected (OFF).

When a headphone is plugged into the common connector, the $\mu$ controller will drive the C1 and C0 logic pins "High" putting the part in the audio mode. In the audio mode, the audio drivers of the player can drive the headphones and play music.

## USB1 Mode

If the C1 pin = Logic " 0 " and C0 pin = Logic " 1 " the part will go into USB1 mode. In USB1 mode the 1D- and 1D+ $6.2 \Omega$ switches are $O N$. The $L$ and $R 2.3 \Omega$ audio switches and 2D- and 2D+6.2 USB switches will be OFF (high impedance).
The audio $L$ and $R$ click and pop shunt circuitry will be activated and the $1 \mathrm{k} \Omega$ COM shunt resistors will be disconnected (OFF).

When a USB cable from a computer or USB hub is connected at the common connector, the $\mu$ controller will route the incoming USB signal to USB transceiver section \#1 by taking the C1 pin "Low" and the C0 pin "High" putting the ISL54217 part into the USB1 mode. In USB1 mode the computer or USB hub transceiver and the MP3 player or cellphone USB transceiver \#1 are connected
and digital data will be able to be transmit back and forth.

## USB2 Mode

If the C1 pin = Logic " 1 " and C0 pin = Logic " 0 " the part will be in the USB2 mode provided that the last state was not the Audio or Audio Mute state. In the USB2 mode the 2D- and 2D+6.2 USB switches will be ON and audio switches and the 1D- and 1D+ USB switches will be OFF (high impedance).

The audio $L$ and $R$ click and pop shunt circuitry will be activated and the $1 \mathrm{k} \Omega$ COM shunt resistors will be disconnected (OFF).

When a USB cable from a computer or USB hub is connected at the common connector, the $\mu$ controller will route the incoming USB signal to USB transceiver section \#2 by taking the C1 pin "High" and the C0 pin "Low" putting the ISL54217 part into the USB2 mode. In USB2 mode the computer or USB hub transceiver and the MP3 player or cellphone USB transceiver \#2 are connected and digital data will be able to be transmit back and forth.

## Audio MUTE Mode

If the C1 pin = Logic " 1 " and C0 pin = Logic " 0 " the part will be in the Audio MUTE mode provided that the last state was the Audio state. In the audio MUTE mode the 2D- and 2D+ USB switches, the $L$ and $R$ audio switches and the 1D- and 1D+ USB switches will be OFF (high impedance).

The audio click and pop shunt circuitry will be de-activated and the $1 \mathrm{k} \Omega$ COM shunt resistors will be connected (ON). Note: $1 \mathrm{k} \Omega$ COM shunt resistors are only ON when in Audio MUTE mode.

The $1 \mathrm{k} \Omega$ shunts provide 77 dB of off-isolation when driving $10 \mathrm{k} \Omega$ to $20 \mathrm{k} \Omega$ amplifier inputs.

## Logic Control Timing Between C1 and C0

The ISL54217 has a unique logic control architecture. The part has five different logic states but only two external logic control pins, C1 and C0. Refer to "State Diagram" on page 2 and "Truth Table" on page 3.

The following state transitions require both C1 and C0 logic control bits to change their logic levels in unison: All $\operatorname{OFF}(\mathrm{C} 1=0, \mathrm{CO}=0)---->$ Audio ( $\mathrm{C} 1=1, \mathrm{CO}=1$ ) Audio ( $\mathrm{C} 1=1, \mathrm{CO}=1$ ) $---->$ All OFF $(\mathrm{C} 1=0, \mathrm{CO}=0)$ Audio Mute ( $\mathrm{C} 1=1, \mathrm{C} 0=0$ ) $-->$ USB1 $(\mathrm{C} 1=0, \mathrm{C} 0=1)$

The delay time between transition of these bits must be $<100$ ns to ensure that you directly move between these states without momentarily transitioning to one of the other states.

For example, if you are going from the "All OFF" state to the "Audio" state and C0 does not go high until 100ns after C 1 went high you will momentarily transition to the "USB2" state. Any signals connected at the USB2 signal lines will momentarily get passed through to the COM outputs.

Delay time between C1 and C0 must be $<100$ ns and should be controlled by logic control drivers with well behaved monotonic transitions from High to Low and Low to High and with typical logic family rise and fall times of 1 ns to 6 ns .

## POWER

The power supply connected at VDD (pin 11) provides power to the ISL54217 part. Its voltage should be kept in the range of 2.7 V to 4.6 V . In a typical application, $\mathrm{V}_{\mathrm{DD}}$ will be in the range of 2.7 V to 4.3 V and will be connected to the battery or LDO of the MP3 player or cellphone.

A $0.01 \mu \mathrm{~F}$ or $0.1 \mu \mathrm{~F}$ decoupling capacitor should be connected from the VDD pin to ground to filter out any power supply noise from entering the part. The capacitor should be located as close to the VDD pin as possible.
Before power-up and power-down of the ISL54217 part, the C1 and C0 control pins should be driven to ground or tri-stated. This will put the switch in the ALL SWITCHES OFF state, which turns all switches OFF and activate the click and pop circuitry. This will minimize transients at the speaker loads during power-up and power-down of the ISL54217 device. See Figure 32 in the "Typical Performance Curves" section.

## AC COUPLED CLICK AND POP OPERATION

Single supply audio drivers have their signal biased at a DC offset voltage, usually at $1 / 2$ the DC supply voltage of the driver. As this DC bias voltage comes up or goes down during power-up or power-down of the driver, a transient can be coupled into the speaker load through the DC blocking capacitor (see the "Block Diagram" on page 11).

When a driver is OFF and suddenly turned ON the rapidly changing DC bias voltage at the output of the driver will cause an equal voltage at the input side of the switch due to the fact that the voltage across the blocking capacitor cannot change instantly. If the switch is in the Audio mode or there is no low impedance path to discharge the blocking capacitor voltage, before turning the audio switch ON, a transient discharge will occur in the speaker, generating a click/pop noise.
Proper elimination of a click/pop transient at the speaker loads while powering up or down of the audio drivers requires that the ISL54217 have its click/pop circuitry activated by putting the part in the ALL SWITCHES OFF mode. This allows the transients generated by the audio drivers to be discharged through the click and pop shunt circuitry.

Once the driver DC bias has reached VDD/2 and the transient on the switch side of the DC blocking capacitor has been discharged to ground through the click/pop shunt circuitry, the audio switches can be turned ON and connected through to the speaker loads without generating any undesirable click/pop noise in the speakers.

With a typical DC blocking capacitor of $220 \mu \mathrm{~F}$ and the click/pop shunt circuitry designed to have a resistance of $20 \Omega$ to $70 \Omega$, allowing a 100 ms wait time to discharge the transient before placing the switch in the Audio mode will prevent the transient from getting through to the speaker load. See Figures 30 and 31 in the "Typical Performance Curves" section.

Typical Performance Curves $T_{A}=+25^{\circ} \mathrm{C}$, Unless otherwise Specified


FIGURE 10. AUDIO ON-RESISTANCE vs SUPPLY VOLTAGE vs SWITCH VOLTAGE


FIGURE 11. AUDIO ON-RESISTANCE vs SUPPLY VOLTAGE vs SWITCH VOLTAGE

Typical Performance Curves $T_{A}=+25^{\circ} \mathrm{C}$, Unless otherwise Specified (Continued)


FIGURE 12. AUDIO ON-RESISTANCE vs SUPPLY VOLTAGE vs SWITCH VOLTAGE


FIGURE 14. AUDIO ON-RESISTANCE vs SWITCH VOLTAGE vs TEMPERATURE


FIGURE 16. USB ON-RESISTANCE vs SUPPLY VOLTAGE vs SWITCH VOLTAGE


FIGURE 13. AUDIO ON-RESISTANCE vs SWITCH VOLTAGE vs TEMPERATURE


FIGURE 15. AUDIO ON-RESISTANCE vs SWITCH VOLTAGE vs TEMPERATURE


FIGURE 17. USB ON-RESISTANCE vs SWITCH VOLTAGE vs TEMPERATURE

Typical Performance Curves $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, Unless Otherwise Specified (Continued)


FIGURE 18. USB ON-RESISTANCE vs SWITCH VOLTAGE vs TEMPERATURE


FIGURE 20. THD+N vs SUPPLY VOLTAGE vs FREQUENCY


FIGURE 22. THD+N vs SIGNAL LEVELS vs FREQUENCY


FIGURE 19. USB ON-RESISTANCE vs SWITCH VOLTAGE vs TEMPERATURE


FIGURE 21. THD+N vs SUPPLY VOLTAGE vs FREQUENCY


FIGURE 23. THD+N vs OUTPUT VOLTAGE

Typical Performance Curves $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, Unless Otherwise Specified (Continued)


FIGURE 24. THD+N vs OUTPUT POWER


FIGURE 25. AUDIO CHANNEL-TO-CHANNEL CROSSTALK


FIGURE 26. OFF-ISOLATION AUDIO SWITCH vs LOADING vs FREQUENCY

Typical Performance Curves $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, Unless Otherwise Specified (Continued)


FIGURE 27. EYE PATTERN: 480Mbps WITH USB SWITCHES IN THE SIGNAL PATH

Typical Performance Curves $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, Unless Otherwise Specified (Continued)


FIGURE 28. EYE PATTERN: 480Mbps WITH USB SWITCHES IN THE SIGNAL PATH

Typical Performance Curves $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, Unless Otherwise Specified (Continued)


TIME SCALE (10ns/DIV)
FIGURE 29. EYE PATTERN: 12Mbps USB SIGNAL WITH USB SWITCHES IN THE SIGNAL PATH


TIME (s) 100ms/DIV
FIGURE 30. $32 \Omega$ AC COUPLED CLICK/POP REDUCTION


FIGURE 31. 1k AC COUPLED CLICK/POP REDUCTION

Typical Performance Curves $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, Unless otherwise Specified (Continued)


FIGURE 32. POWER-UP/POWER-DOWN CLICK AND POP TRANSIENT


FIGURE 34. OFF-ISOLATION USB SWITCHES


FIGURE 33. FREQUENCY RESPONSE


FIGURE 35. OFF-ISOLATION AUDIO SWITCHES

## Die Characteristics

## SUBSTRATE AND TQFN THERMAL PAD

POTENTIAL (POWERED UP):
GND
TRANSISTOR COUNT
837

## PROCESS

Submicron CMOS

## Revision History

| DATE | REVISION | CHANGE |
| :---: | :---: | :---: |
| Dec 12, 2018 | FN6817.5 | Updated ordering information table. Removed Products section. Updated disclaimer. |
| Apr 28, 2010 | FN6817.4 | On page 2 , added separate pin configuration diagrams for the $\mu$ TQFN and TQFN parts. On page 7, changed "Positive Supply Current, IDD" MAX for "(ALL OFF Mode)","(USB1 Mode)", "(USB2 Mode)", and "(MUTE Mode)" for $25^{\circ} \mathrm{C}$ from: $8 \mu \mathrm{~A}$, to $10 \mu \mathrm{~A}$. <br> On page 7, changed "Power OFF COMx Current, ICOMx" current limit for $25^{\circ} \mathrm{C}$ from: $1 \mu \mathrm{~A}$, to $4 \mu \mathrm{~A}$. <br> Converted to new Intersil template. Changes include: <br> Added Note 5 to "Ordering Information" on page 4. <br> On page 3 in "Pin Descriptions", updated to show the thermal pad. <br> "Absolute Maximum Ratings" on page 5, added latch-up level. <br> Added "Products" section. <br> Added "Revision History". |
| May 4, 2009 | FN6817.3 | On page 7, under Parameter "Power OFF D+/D- Current, IXD+, IXD-", changed units from " $n A$ " to " $\mu \mathrm{A}$ " |
| Apr 1, 2009 | FN6817.2 | "Absolute Maximum Ratings" on page 5, changed C0,C1... From "-0.3 to (VDD) +0.3 V " to "0.3 V to 5.5 V " <br> "Power OFF COMx Current, ICOMx" on page 7 max limit changed from " 100 nA " to " $1 \mu \mathrm{~A}$ " <br> "Power OFF Logic Current, IC0, IC1" on page 7 added typ " $11 \mu$ a", deleted max limit of " $550 n A$ " <br> "Power OFF D+/D- Current, IXD+, IXD-" on page 7, added typ " $5 \mu \mathrm{a}$ ", deleted max limit of "500nA" <br> Under - "DIGITAL INPUT CHARACTERISTICS" on page 7 <br> For "C0, C1 Voltage High, VCOH, VC1H" Parameter with test conditions of VDD $=2.7 \mathrm{~V}$ to 3.6 V , Full temp range; added a MAX spec of 5.25 V <br> Added "Logic Control" on page 12. |
| Feb 27, 2009 | FN6817.1 | Removed Off_isolation Left Audio Switch vs Loading curve (was Figure 26) |
| Dec 11, 2008 | FN6817.0 | Initial release |

## Package Outline Drawings

## L12.3x3A

## 12 LEAD THIN QUAD FLAT NO LEAD PLASTIC PACKAGE

Rev 0, 09/07


TOP VIEW


TYPICAL RECOMMENDED LAND PATTERN


BOTTOM VIEW


DETAIL "X"

## NOTES:

1. Dimensions are in millimeters.

Dimensions in ( ) for Reference Only.
2. Dimensioning and tolerancing conform to AMSE Y14.5m-1994.
3. Unless otherwise specified, tolerance : Decimal $\pm 0.05$
4. Dimension $b$ applies to the metallized terminal and is measured between 0.18 mm and 0.30 mm from the terminal tip.
5. Tiebar shown (if present) is a non-functional feature.
6. The configuration of the pin \#1 identifier is optional, but must be located within the zone indicated. The pin \#1 indentifier may be either a mold or mark feature.

For the most recent package outline drawing, see $\underline{L 12.2 .2 \times 1.4 A}$.

## L12.2.2x1.4A

12 LEAD ULTRA THIN QUAD FLAT NO-LEAD PLASTIC PACKAGE (UTQFN)

| SYMBOL | MILLIMETERS |  |  | MOTES |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | NOMINAL | MAX | NOTE |  |  |  |
| A | 0.45 | 0.50 | 0.55 | - |  |  |
| A1 | - | - | 0.05 | - |  |  |
| A3 | 0.127 REF |  |  | - |  |  |
| b | 0.15 | 0.20 | 0.25 | 5 |  |  |
| D | 2.15 | 2.20 | 2.25 | - |  |  |
| E | 1.35 | 1.40 | 1.45 | - |  |  |
| e | 0.40 BSC |  |  |  |  |  |
| k | 0.20 | - | - | - |  |  |
| L | 0.35 | 0.40 | 0.45 | - |  |  |
| N | 12 |  |  |  |  |  |
| Nd | 3 |  |  |  |  |  |
| Ne | 3 |  |  |  |  | 2 |
| $\theta$ | 0 | - | 12 | 4 |  |  |

## NOTES:

17. Dimensioning and tolerancing conform to ASME Y14.5-1994.
18. N is the number of terminals.
19. Nd and Ne refer to the number of terminals on $D$ and $E$ side, respectively.
20. All dimensions are in millimeters. Angles are in degrees.
21. Dimension $b$ applies to the metallized terminal and is measured between 0.15 mm and 0.30 mm from the terminal tip.
22. The configuration of the pin \#1 identifier is optional, but must be located within the zone indicated. The pin \#1 identifier may be either a mold or mark feature.
23. Maximum package warpage is 0.05 mm .
24. Maximum allowable burrs is 0.076 mm in all directions.
25. Same as JEDEC MO-255UABD except:

No lead-pull-back, "A" MIN dimension $=0.45$ not 0.50 mm "L" MAX dimension $=0.45$ not 0.42 mm .
26. For additional information, to assist with the PCB Land Pattern Design effort, see TB389.



## Notice

1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information
2. Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application xamples
3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others
4. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering
5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.
Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; industrial robots; etc
"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc. Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics document.
6. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified ranges.
7. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction of Renesas Electronics products, such as safety design for hardware and software, including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for evaluating the safety of the final products or systems manufactured by you.
8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable aws and regulations
9. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions
10. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document.
11. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products.
(Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries.
(Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

## Renesns

SALES OFFICES
Renesas Electronics Corporation
http://www.renesas.com
Refer to "http://www.renesas.com/" for the latest and detailed information.
Renesas Electronics Corporation
Renesas Electronics Corporation
TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan
TOYOSU FORESIA, 3-2-24 Toyosu,
Renesas Electronics America Inc.
1001 Murphy Ranch Road, Milpitas, CA 95035 , U.S.A
Tel: +1-408-432-8888, Fax: +1-408-434-5351
Renesas Electronics Canada Limited
9251 Yonge Street, Suite 8309 Richmond Hill, Ontario Canada L4C 9T3
Tel: $+1-905-237-2004$
Renesas Electronics Europe Limited
Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K
Tel: +44-1628-651-700
Renesas Electronics Europe GmbH
Arcadiastrasse 10, 40472 Düsseldorf, Germany
Renesas Electronics (China) Co., Ltd.
Room 1709 Quantum Plaza, No. 27 ZhichunLu, Haidian District, Beijing, 100191 P. R. China
Tel: +86-10-8235-1155, Fax: +86-10-8235-7679
Renesas Electronics (Shanghai) Co., Ltd.
Renesas Electronics (Shanghai) Co., Ltd.
Tel: +86-21-2226-0888, Fax: +86-21-2226-0999
Renesas Electronics Hong Kong Limited
Renesas Electronics Hong Kong Limited
Unit 1601-1611, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong
Tel: +852-2265-6688, Fax: +852 2886-9022
Renesas Electronics Taiwan Co., Ltd.
Renesas Electronics Taiwan Co., Ltd.
Tel: +886-2-8175-9600, Fax: +886 2-8175-9670
Renesas Electronics Singapore Pte. Ltd.
80 Bendemeer Road, Unit \#06-02 Hyflux Innovation Centre, Singapore 339949
Tel: +65-6213-0200, Fax: +65-6213-0300
Renesas Electronics Malaysia Sdn. Bhd.
Unit 1207, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, JIn Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia
Tel: +60-3-7955-9390, Fax: +60-3-7955-9510
Renesas Electronics India Pvt. Ltd.
No.777C, 100 Feet Road, HAL 2nd Stage, Indiranagar, Bangalore 560 038, India
Tel: +91-80-67208700, Fax: +91-80-67208777
Renesas Electronics Korea Co., Ltd.
17F, KAMCO Yangjae Tower, 262, Gangnam-daero, Gangnam-gu, Seoul, 06265 Korea
Tel: +82-2-558-3737, Fax: +82-2-558-5338

# OCEAN CHIPS <br> Океан Электроники <br> Поставка электронных компонентов 

Компания «Океан Электроники» предлагает заключение долгосрочных отношений при поставках импортных электронных компонентов на взаимовыгодных условиях!

Наши преимущества:

- Поставка оригинальных импортных электронных компонентов напрямую с производств Америки, Европы и Азии, а так же с крупнейших складов мира;
- Широкая линейка поставок активных и пассивных импортных электронных компонентов (более 30 млн. наименований);
- Поставка сложных, дефицитных, либо снятых с производства позиций;
- Оперативные сроки поставки под заказ (от 5 рабочих дней);
- Экспресс доставка в любую точку России;
- Помощь Конструкторского Отдела и консультации квалифицированных инженеров;
- Техническая поддержка проекта, помощь в подборе аналогов, поставка прототипов;
- Поставка электронных компонентов под контролем ВП;
- Система менеджмента качества сертифицирована по Международному стандарту ISO 9001;
- При необходимости вся продукция военного и аэрокосмического назначения проходит испытания и сертификацию в лаборатории (по согласованию с заказчиком);
- Поставка специализированных компонентов военного и аэрокосмического уровня качества (Xilinx, Altera, Analog Devices, Intersil, Interpoint, Microsemi, Actel, Aeroflex, Peregrine, VPT, Syfer, Eurofarad, Texas Instruments, MS Kennedy, Miteq, Cobham, E2V, MA-COM, Hittite, Mini-Circuits, General Dynamics и др.);

Компания «Океан Электроники» является официальным дистрибьютором и эксклюзивным представителем в России одного из крупнейших производителей разъемов военного и аэрокосмического назначения «JONHON», а так же официальным дистрибьютором и эксклюзивным представителем в России производителя высокотехнологичных и надежных решений для передачи СВЧ сигналов «FORSTAR». JONHON
«JONHON» (основан в 1970 г.)
Разъемы специального, военного и аэрокосмического назначения:
(Применяются в военной, авиационной, аэрокосмической, морской, железнодорожной, горно- и нефтедобывающей отраслях промышленности)
«FORSTAR» (основан в 1998 г.)
ВЧ соединители, коаксиальные кабели, кабельные сборки и микроволновые компоненты:
(Применяются в телекоммуникациях гражданского и специального назначения, в средствах связи, РЛС, а так же военной, авиационной и аэрокосмической отраслях промышленности).


Телефон: 8 (812) 309-75-97 (многоканальный)
Факс: 8 (812) 320-03-32
Электронная почта: ocean@oceanchips.ru
Web: http://oceanchips.ru/
Адрес: 198099, г. Санкт-Петербург, ул. Калинина, д. 2, корп. 4, лит. А

