

# **M95640-W M95640-R M95640-DF**

**Datasheet** - **production data**

## 64-Kbit serial SPI bus EEPROM with high-speed clock



## <span id="page-0-0"></span>**Features**

- Compatible with the Serial Peripheral Interface (SPI) bus
- Memory array
	- 64 Kb (8 Kbytes) of EEPROM
	- Page size: 32 bytes
- Write
	- Byte Write within 5 ms
	- Page Write within 5 ms
- Additional Write lockable page (Identification page)
- Write Protect: quarter, half or whole memory array
- High-speed clock: 20 MHz
- Single supply voltage:
	- 2.5 V to 5.5 V for M95640-W
	- 1.8 V to 5.5 V for M95640-R
	- 1.7 V to 5.5 V for M95640-DF
- Operating temperature range: from -40°C up to +85°C
- Enhanced ESD protection
- More than 4 million Write cycles
- More than 200-year data retention
- Packages:
	- $-$  SO8 (ECOPACK2<sup>®</sup>)
	- TSSOP8 (ECOPACK2®)
	- $-$  UFDFPN8 (ECOPACK2<sup>®</sup>)
	- WLCSP (ECOPACK2<sup>®</sup>)

This is information on a product in full production.

# **Contents**



2/[53](#page-52-0) DocID16877 Rev 19







# **List of tables**





# **List of figures**





## <span id="page-5-0"></span>**1 Description**

<span id="page-5-3"></span>The M95640 devices are Electrically Erasable PROgrammable Memories (EEPROMs) organized as 8192 x 8 bits, accessed through the SPI bus.

The M95640-W can operate with a supply voltage from 2.5 V to 5.5 V, the M95640-R can operate with a supply voltage from 1.8 V to 5.5 V and the M95640-DF can operate with a supply voltage from 1.7 V to 5.5 V, over an ambient temperature range of -40 °C / +85 °C.

The M95640-D offers an additional page, named the Identification Page (32 bytes). The Identification Page can be used to store sensitive application parameters which can be (later) permanently locked in Read-only mode.

<span id="page-5-2"></span>

**Figure 1. Logic diagram**

The SPI bus signals are C, D and Q, as shown in *[Figure](#page-5-2) 1* and *[Table](#page-5-1) 1*. The device is selected when Chip Select  $(\overline{S})$  is driven low. Communications with the device can be interrupted when the HOLD is driven low.

#### **Table 1. Signal names**

<span id="page-5-1"></span>



<span id="page-6-0"></span>

**Figure 2. 8-pin package connections (top view)**

1. See *[Section 10: Package information](#page-41-4)* for package dimensions, and how to identify pin-1.

<span id="page-6-1"></span>

### <span id="page-6-2"></span>**Figure 3. 8-bump thin WLCSP connections (top view)**



# <span id="page-7-0"></span>**2 Memory organization**

The memory is organized as shown in the following figure.

<span id="page-7-1"></span>

<span id="page-7-2"></span>



## <span id="page-8-0"></span>**3 Signal description**

During all operations,  $V_{CC}$  must be held stable and within the specified valid range:  $V_{CC}(min)$  to  $V_{CC}(max)$ .

All of the input and output signals must be held high or low (according to voltages of  $V_{H}$ , V<sub>OH</sub>, V<sub>IL</sub> or V<sub>OL</sub>, as specified in *Section [9: DC and AC parameters](#page-32-0)*). These signals are described next.

### <span id="page-8-1"></span>**3.1 Serial Data Output (Q)**

This output signal is used to transfer data serially out of the device. Data is shifted out on the falling edge of Serial Clock (C).

### <span id="page-8-2"></span>**3.2 Serial Data Input (D)**

This input signal is used to transfer data serially into the device. It receives instructions, addresses, and the data to be written. Values are latched on the rising edge of Serial Clock (C).

### <span id="page-8-3"></span>**3.3 Serial Clock (C)**

This input signal provides the timing of the serial interface. Instructions, addresses, or data present at Serial Data Input (D) are latched on the rising edge of Serial Clock (C). Data on Serial Data Output (Q) change from the falling edge of Serial Clock (C).

### <span id="page-8-4"></span>**3.4 Chip Select (S)**

When this input signal is high, the device is deselected and Serial Data Output  $(Q)$  is at high impedance. The device is in the Standby Power mode, unless an internal Write cycle is in progress. Driving Chip Select (S) low selects the device, placing it in the Active Power mode.

After power-up, a falling edge on Chip Select  $(S)$  is required prior to the start of any instruction.

## <span id="page-8-5"></span>**3.5 Hold (HOLD)**

The Hold (HOLD) signal is used to pause any serial communications with the device without deselecting the device.

During the Hold condition, the Serial Data Output (Q) is high impedance, and Serial Data Input (D) and Serial Clock (C) are Don't Care.

To start the Hold condition, the device must be selected, with Chip Select  $(\overline{S})$  driven low.



## <span id="page-9-0"></span>**3.6 Write Protect (W)**

The main purpose of this input signal is to freeze the size of the area of memory that is protected against Write instructions (as specified by the values in the BP1 and BP0 bits of the Status Register).

This pin must be driven either high or low, and must be stable during all Write instructions.

## <span id="page-9-1"></span>**3.7** V<sub>CC</sub> supply voltage

 $V_{CC}$  is the supply voltage.

### <span id="page-9-2"></span>3.8 V<sub>SS</sub> ground

 $V_{SS}$  is the reference for all signals, including the  $V_{CC}$  supply voltage.



## <span id="page-10-0"></span>**4 Connecting to the SPI bus**

All instructions, addresses and input data bytes are shifted in to the device, most significant bit first. The Serial Data Input (D) is sampled on the first rising edge of the Serial Clock (C) after Chip Select (S) goes low.

All output data bytes are shifted out of the device, most significant bit first. The Serial Data Output (Q) is latched on the first falling edge of the Serial Clock (C) after the instruction (such as the Read from Memory Array and Read Status Register instructions) have been clocked into the device.

<span id="page-10-1"></span>

#### **Figure 5. Bus master and memory devices on the SPI bus**

1. The Write Protect  $(\overline{W})$  and Hold ( $\overline{HOLD}$ ) signals should be driven, high or low as appropriate.

*[Figure](#page-10-1) 5* shows an example of three memory devices connected to an SPI bus master. Only one memory device is selected at a time, so only one memory device drives the Serial Data Output (Q) line at a time. The other memory devices are high impedance.

The pull-up resistor R (represented in *[Figure](#page-10-1) 5*) ensures that a device is not selected if the Bus Master leaves the  $\overline{S}$  line in the high impedance state.

In applications where the Bus Master may leave all SPI bus lines in high impedance at the same time (for example, if the Bus Master is reset during the transmission of an instruction), the clock line (C) must be connected to an external pull-down resistor so that, if all inputs/outputs become high impedance, the C line is pulled low (while the  $\overline{S}$  line is pulled high): this ensures that S and C do not become high at the same time, and so, that the  $t_{\text{SHCH}}$  requirement is met. The typical value of R is 100 kΩ.



### <span id="page-11-0"></span>**4.1 SPI modes**

These devices can be driven by a microcontroller with its SPI peripheral running in either of the following two modes:

- CPOL=0, CPHA=0
- CPOL=1, CPHA=1

For these two modes, input data is latched in on the rising edge of Serial Clock (C), and output data is available from the falling edge of Serial Clock (C).

The difference between the two modes, as shown in *[Figure](#page-11-1) 6*, is the clock polarity when the bus master is in Stand-by mode and not transferring data:

- C remains at 0 for (CPOL=0, CPHA=0)
- C remains at 1 for (CPOL=1, CPHA=1)

<span id="page-11-1"></span>





## <span id="page-12-0"></span>**5 Operating features**

### <span id="page-12-1"></span>**5.1** Supply voltage (V<sub>CC</sub>)

### <span id="page-12-2"></span>**5.1.1** Operating supply voltage (V<sub>CC</sub>)

Prior to selecting the memory and issuing instructions to it, a valid and stable  $V_{CC}$  voltage within the specified  $[V_{CC}(min), V_{CC}(max)]$  range must be applied (see Operating conditions in *Section [9: DC and AC parameters](#page-32-0)*). This voltage must remain stable and valid until the end of the transmission of the instruction and, for a Write instruction, until the completion of the internal write cycle  $(t_W)$ . In order to secure a stable DC supply voltage, it is recommended to decouple the  $V_{CC}$  line with a suitable capacitor (usually of the order of 10 nF to 100 nF) close to the  $V_{CC}/V_{SS}$  device pins.

#### <span id="page-12-3"></span>**5.1.2 Device reset**

In order to prevent erroneous instruction decoding and inadvertent Write operations during power-up, a power-on-reset (POR) circuit is included. At power-up, the device does not respond to any instruction until VCC reaches the POR threshold voltage. This threshold is lower than the minimum V<sub>CC</sub> operating voltage (see Operating conditions in *[Section](#page-32-0) 9*).

At power-up, when  $V_{CC}$  passes over the POR threshold, the device is reset and is in the following state:

- in Standby Power mode,
- deselected.
- Status Register values:
	- The Write Enable Latch (WEL) bit is reset to 0.
	- The Write In Progress (WIP) bit is reset to 0.
	- The SRWD, BP1 and BP0 bits remain unchanged (non-volatile bits).

It is important to note that the device must not be accessed until  $V_{CC}$  reaches a valid and stable level within the specified  $[V_{CC}(min), V_{CC}(max)]$  range, as defined under Operating conditions in *[Section](#page-32-0) 9*.

#### <span id="page-12-4"></span>**5.1.3 Power-up conditions**

<span id="page-12-5"></span>When the power supply is turned on,  $V_{CC}$  rises continuously from  $V_{SS}$  to  $V_{CC}$ . During this time, the Chip Select  $(\overline{S})$  line is not allowed to float but should follow the V<sub>CC</sub> voltage. It is therefore recommended to connect the S line to  $V_{CC}$  via a suitable pull-up resistor (see *[Figure](#page-10-1) 5*).

In addition, the Chip Select  $(\overline{S})$  input offers a built-in safety feature, as the  $\overline{S}$  input is edgesensitive as well as level-sensitive: after power-up, the device does not become selected until a falling edge has first been detected on Chip Select (S). This ensures that Chip Select (S) must have been high, prior to going low to start the first operation.

The  $V_{CC}$  voltage has to rise continuously from 0 V up to the minimum  $V_{CC}$  operating voltage defined under Operating conditions in *[Section](#page-32-0) 9*.



#### <span id="page-13-0"></span>**5.1.4 Power-down**

During power-down (continuous decrease of the  $V_{CC}$  supply voltage below the minimum V<sub>CC</sub> operating voltage defined under Operating conditions in *[Section](#page-32-0) 9*), the device must be:

- deselected (Chip Select  $\overline{S}$  should be allowed to follow the voltage applied on  $V_{CC}$ ),
- in Standby Power mode (there should not be any internal write cycle in progress).

### <span id="page-13-1"></span>**5.2 Active Power and Standby Power modes**

When Chip Select  $(\overline{S})$  is low, the device is selected, and in the Active Power mode. The device consumes  $I_{CC}$ .

When Chip Select  $(\overline{S})$  is high, the device is deselected. If a Write cycle is not currently in progress, the device then goes into the Standby Power mode, and the device consumption drops to I<sub>CC1</sub>, as specified in DC characteristics (see *[Section](#page-32-0) 9*).

### <span id="page-13-2"></span>**5.3 Hold condition**

The Hold (HOLD) signal is used to pause any serial communications with the device without resetting the clocking sequence.

To enter the Hold condition, the device must be selected, with Chip Select (S) low.

During the Hold condition, the Serial Data Output (Q) is high impedance, and the Serial Data Input (D) and the Serial Clock (C) are Don't Care.

Normally, the device is kept selected for the whole duration of the Hold condition. Deselecting the device while it is in the Hold condition has the effect of resetting the state of the device, and this mechanism can be used if required to reset any processes that had been in progress.<sup>(a)</sup> (b)

<span id="page-13-3"></span>

**Figure 7. Hold condition activation**

b. In the specific case where the device has shifted in a Write command (Inst + Address + data bytes, each data byte being exactly 8 bits), deselecting the device also triggers the Write cycle of this decoded command.





a. This resets the internal logic, except the WEL and WIP bits of the Status Register.

The Hold condition starts when the Hold (HOLD) signal is driven low when Serial Clock (C) is already low (as shown in *[Figure](#page-13-3) 7*).

*[Figure](#page-13-3) 7* also shows what happens if the rising and falling edges are not timed to coincide with Serial Clock (C) being low.

### <span id="page-14-0"></span>**5.4 Status Register**

The Status Register contains a number of status and control bits that can be read or set (as appropriate) by specific instructions. See *Section [6.3: Read Status Register \(RDSR\)](#page-18-0)* for a detailed description of the Status Register bits.

### <span id="page-14-1"></span>**5.5 Data protection and protocol control**

The device features the following data protection mechanisms:

- Before accepting the execution of the Write and Write Status Register instructions, the device checks whether the number of clock pulses comprised in the instructions is a multiple of eight.
- All instructions that modify data must be preceded by a Write Enable (WREN) instruction to set the Write Enable Latch (WEL) bit.
- The Block Protect (BP1, BP0) bits in the Status Register are used to configure part of the memory as read-only.
- The Write Protect  $(\overline{W})$  signal is used to protect the Block Protect (BP1, BP0) bits in the Status Register.

For any instruction to be accepted, and executed, Chip Select (S) must be driven high after the rising edge of Serial Clock (C) for the last bit of the instruction, and before the next rising edge of Serial Clock (C).

Two points should be noted in the previous sentence:

- The "last bit of the instruction" can be the eighth bit of the instruction code, or the eighth bit of a data byte, depending on the instruction (except for Read Status Register (RDSR) and Read (READ) instructions).
- The "next rising edge of Serial Clock (C)" might (or might not) be the next bus transaction for some other device on the SPI bus.

<span id="page-14-2"></span>





## <span id="page-15-0"></span>**6 Instructions**

<span id="page-15-3"></span>Each command is composed of bytes (MSBit transmitted first), initiated with the instruction byte, as summarized in *[Table](#page-15-1) 3*.

If an invalid instruction is sent (one not contained in *[Table](#page-15-1) 3*), the device automatically enters a Wait state until deselected.

<span id="page-15-1"></span>



1. Instruction available only for the M95640-D device.

For read and write commands to memory array and Identification Page the address is defined by two bytes as explained in *[Table](#page-15-2) 4*.

<span id="page-15-2"></span>



1. A: Significant address bit.

2. x: bit is Don't Care.



### <span id="page-16-0"></span>**6.1 Write Enable (WREN)**

The Write Enable Latch (WEL) bit must be set prior to each WRITE and WRSR instruction. The only way to do this is to send a Write Enable instruction to the device.

As shown in *[Figure](#page-16-1) 8*, to send this instruction to the device, Chip Select (S) is driven low, and the bits of the instruction byte are shifted in, on Serial Data Input (D). The device then enters a wait state. It waits for the device to be deselected, by Chip Select  $(\overline{S})$  being driven high.

<span id="page-16-1"></span>





### <span id="page-17-0"></span>**6.2 Write Disable (WRDI)**

One way of resetting the Write Enable Latch (WEL) bit is to send a Write Disable instruction to the device.

As shown in *[Figure](#page-17-1) 9*, to send this instruction to the device, Chip Select (S) is driven low, and the bits of the instruction byte are shifted in, on Serial Data Input (D).

The device then enters a wait state. It waits for a the device to be deselected, by Chip Select  $(\overline{S})$  being driven high.

The Write Enable Latch (WEL) bit, in fact, becomes reset by any of the following events:

- Power-up
- WRDI instruction execution
- WRSR instruction completion
- WRITE instruction completion.

<span id="page-17-1"></span>

#### <span id="page-17-2"></span>**Figure 9. Write Disable (WRDI) sequence**



### <span id="page-18-0"></span>**6.3 Read Status Register (RDSR)**

The Read Status Register (RDSR) instruction is used to read the Status Register. The Status Register may be read at any time, even while a Write or Write Status Register cycle is in progress. When one of these cycles is in progress, it is recommended to check the Write In Progress (WIP) bit before sending a new instruction to the device. It is also possible to read the Status Register continuously, as shown in *[Figure](#page-18-4) 10*.

<span id="page-18-4"></span>



The status and control bits of the Status Register are as follows:

#### <span id="page-18-1"></span>**6.3.1 WIP bit**

The Write In Progress (WIP) bit indicates whether the memory is busy with a Write or Write Status Register cycle. When set to 1, such a cycle is in progress, when reset to 0, no such cycle is in progress.

#### <span id="page-18-2"></span>**6.3.2 WEL bit**

The Write Enable Latch (WEL) bit indicates the status of the internal Write Enable Latch. When set to 1, the internal Write Enable Latch is set. When set to 0, the internal Write Enable Latch is reset, and no Write or Write Status Register instruction is accepted.

The WEL bit is returned to its reset state by the following events:

- Power-up
- Write Disable (WRDI) instruction completion
- Write Status Register (WRSR) instruction completion
- Write (WRITE) instruction completion

#### <span id="page-18-3"></span>**6.3.3 BP1, BP0 bits**

The Block Protect (BP1, BP0) bits are non volatile. They define the size of the area to be software-protected against Write instructions. These bits are written with the Write Status Register (WRSR) instruction. When one or both of the Block Protect (BP1, BP0) bits is set to 1, the relevant memory area (as defined in *[Table](#page-14-2) 2*) becomes protected against Write (WRITE) instructions. The Block Protect (BP1, BP0) bits can be written provided that the Hardware Protected mode has not been set.



DocID16877 Rev 19 19/[53](#page-52-0)

#### <span id="page-19-0"></span>**6.3.4 SRWD bit**

The Status Register Write Disable (SRWD) bit is operated in conjunction with the Write Protect ( $\overline{W}$ ) signal. The Status Register Write Disable (SRWD) bit and Write Protect ( $\overline{W}$ ) signal enable the device to be put in the Hardware Protected mode (when the Status Register Write Disable (SRWD) bit is set to 1, and Write Protect  $(\overline{W})$  is driven low). In this mode, the non-volatile bits of the Status Register (SRWD, BP1, BP0) become read-only bits and the Write Status Register (WRSR) instruction is no longer accepted for execution.



<span id="page-19-1"></span>

Write In Progress bit



### <span id="page-20-0"></span>**6.4 Write Status Register (WRSR)**

The Write Status Register (WRSR) instruction is used to write new values to the Status Register. Before it can be accepted, a Write Enable (WREN) instruction must have been previously executed.

The Write Status Register (WRSR) instruction is entered by driving Chip Select  $(\overline{S})$  low, followed by the instruction code, the data byte on Serial Data input (D) and Chip Select  $(S)$ driven high. Chip Select (S) must be driven high after the rising edge of Serial Clock (C) that latches in the eighth bit of the data byte, and before the next rising edge of Serial Clock (C). Otherwise, the Write Status Register (WRSR) instruction is not executed.

The instruction sequence is shown in *[Figure](#page-20-1) 11*.

<span id="page-20-1"></span>



Driving the Chip Select  $(\overline{S})$  signal high at a byte boundary of the input data triggers the selftimed Write cycle that takes  $t_W$  to complete (as specified in AC tables under *[Section](#page-32-0) 9: DC [and AC parameters](#page-32-0)*).

While the Write Status Register cycle is in progress, the Status Register may still be read to check the value of the Write in progress (WIP) bit: the WIP bit is 1 during the self-timed Write cycle  $t_W$ , and 0 when the Write cycle is complete. The WEL bit (Write Enable Latch) is also reset at the end of the Write cycle  $t_{W}$ .

The Write Status Register (WRSR) instruction enables the user to change the values of the BP1, BP0 and SRWD bits:

- The Block Protect (BP1, BP0) bits define the size of the area that is to be treated as read-only, as defined in *[Table 2](#page-14-2)*.
- The SRWD (Status Register Write Disable) bit, in accordance with the signal read on the Write Protect pin (W), enables the user to set or reset the Write protection mode of the Status Register itself, as defined in *[Table 6](#page-21-0)*. When in Write-protected mode, the Write Status Register (WRSR) instruction is not executed.

The contents of the SRWD and BP1, BP0 bits are updated after the completion of the WRSR instruction, including the  $t_W$  Write cycle.

The Write Status Register (WRSR) instruction has no effect on the b6, b5, b4, b1, b0 bits in the Status Register. Bits b6, b5, b4 are always read as 0.



<span id="page-21-0"></span>

|  | W<br>signal | <b>SRWD</b><br>bit | <b>Mode</b>                     | Write protection of the<br><b>Status Register</b>                                                                                            | <b>Memory content</b>         |                                       |  |  |  |
|--|-------------|--------------------|---------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|---------------------------------------|--|--|--|
|  |             |                    |                                 |                                                                                                                                              | Protected area <sup>(1)</sup> | Unprotected area <sup>(1)</sup>       |  |  |  |
|  | 1           | $\Omega$           | Software-<br>protected<br>(SPM) | Status Register is writable<br>(if the WREN instruction<br>has set the WEL bit).<br>The values in the BP1<br>and BP0 bits can be<br>changed. | Write-protected               | Ready to accept                       |  |  |  |
|  | 0           | $\Omega$           |                                 |                                                                                                                                              |                               |                                       |  |  |  |
|  | 1           |                    |                                 |                                                                                                                                              |                               | Write instructions                    |  |  |  |
|  | 0           |                    | Hardware-<br>protected<br>(HPM) | Status Register is<br>Hardware write-<br>protected.<br>The values in the BP1<br>and BP0 bits cannot be<br>changed.                           | Write-protected               | Ready to accept<br>Write instructions |  |  |  |

**Table 6. Protection modes**

1. As defined by the values in the Block Protect (BP1, BP0) bits of the Status Register. See *[Table 2](#page-14-2)*.

The protection features of the device are summarized in *[Table](#page-21-0) 6*.

When the Status Register Write Disable (SRWD) bit in the Status Register is 0 (its initial delivery state), it is possible to write to the Status Register (provided that the WEL bit has previously been set by a WREN instruction), regardless of the logic level applied on the Write Protect  $(\overline{W})$  input pin.

When the Status Register Write Disable (SRWD) bit in the Status Register is set to 1, two cases should be considered, depending on the state of the Write Protect  $(\overline{W})$  input pin:

- If Write Protect  $(\overline{W})$  is driven high, it is possible to write to the Status Register (provided that the WEL bit has previously been set by a WREN instruction).
- If Write Protect  $(\overline{W})$  is driven low, it is not possible to write to the Status Register even if the WEL bit has previously been set by a WREN instruction. (Attempts to write to the Status Register are rejected, and are not accepted for execution). As a consequence, all the data bytes in the memory area, which are Software-protected (SPM) by the Block Protect (BP1, BP0) bits in the Status Register, are also hardware-protected against data modification.

Regardless of the order of the two events, the Hardware-protected mode (HPM) can be entered by:

- either setting the SRWD bit after driving the Write Protect  $(\overline{W})$  input pin low,
- or driving the Write Protect  $(\overline{W})$  input pin low after setting the SRWD bit.

Once the Hardware-protected mode (HPM) has been entered, the only way of exiting it is to pull high the Write Protect  $(\overline{W})$  input pin.

If the Write Protect  $(\overline{W})$  input pin is permanently tied high, the Hardware-protected mode (HPM) can never be activated, and only the Software-protected mode (SPM), using the Block Protect (BP1, BP0) bits in the Status Register, can be used.



### <span id="page-22-0"></span>**6.5 Read from Memory Array (READ)**

As shown in *[Figure](#page-22-1) 12*, to send this instruction to the device, Chip Select (S) is first driven low. The bits of the instruction byte and address bytes are then shifted in, on Serial Data Input (D). The address is loaded into an internal address register, and the byte of data at that address is shifted out, on Serial Data Output (Q).

<span id="page-22-1"></span>



1. Depending on the memory size, as shown in *[Table 4](#page-15-2)*, the most significant address bits are Don't Care.

If Chip Select  $(\overline{S})$  continues to be driven low, the internal address register is incremented automatically, and the byte of data at the new address is shifted out.

When the highest address is reached, the address counter rolls over to zero, allowing the Read cycle to be continued indefinitely. The whole memory can, therefore, be read with a single READ instruction.

The Read cycle is terminated by driving Chip Select  $(\overline{S})$  high. The rising edge of the Chip Select  $(\overline{S})$  signal can occur at any time during the cycle.

The instruction is not accepted, and is not executed, if a Write cycle is currently in progress.



### <span id="page-23-0"></span>**6.6 Write to Memory Array (WRITE)**

As shown in *[Figure](#page-23-1) 13*, to send this instruction to the device, Chip Select (S) is first driven low. The bits of the instruction byte, address byte, and at least one data byte are then shifted in, on Serial Data Input (D).

The instruction is terminated by driving Chip Select  $(\overline{S})$  high at a byte boundary of the input data. The self-timed Write cycle, triggered by the Chip Select  $(\overline{S})$  rising edge, continues for a period  $t_{W}$  (as specified in AC characteristics in *Section [9: DC and AC parameters](#page-32-0)*), at the end of which the Write in Progress (WIP) bit is reset to 0.

<span id="page-23-1"></span>



1. Depending on the memory size, as shown in *[Table 4](#page-15-2)*, the most significant address bits are Don't Care.

In the case of *[Figure](#page-23-1) 13*, Chip Select (S) is driven high after the eighth bit of the data byte has been latched in, indicating that the instruction is being used to write a single byte. However, if Chip Select (S) continues to be driven low, as shown in *[Figure](#page-24-0) 14*, the next byte of input data is shifted in, so that more than a single byte, starting from the given address towards the end of the same page, can be written in a single internal Write cycle.

Each time a new data byte is shifted in, the least significant bits of the internal address counter are incremented. If more bytes are sent than will fit up to the end of the page, a condition known as "roll-over" occurs. In case of roll-over, the bytes exceeding the page size are overwritten from location 0 of the same page.

The instruction is not accepted, and is not executed, under the following conditions:

- if the Write Enable Latch (WEL) bit has not been set to 1 (by executing a Write Enable instruction just before),
- if a Write cycle is already in progress,
- if the device has not been deselected, by driving high Chip Select  $(\overline{S})$ , at a byte boundary (after the eighth bit, b0, of the last data byte that has been latched in),
- if the addressed page is in the region protected by the Block Protect (BP1 and BP0) bits.



*Note:* The self-timed write cycle  $t_W$  is internally executed as a sequence of two consecutive *events: [Erase addressed byte(s)], followed by [Program addressed byte(s)]. An erased bit is read as "0" and a programmed bit is read as "1".*

<span id="page-24-0"></span>



1. Depending on the memory size, as shown in *[Table 4](#page-15-2)*, the most significant address bits are Don't Care.



### <span id="page-25-0"></span>**6.6.1 Cycling with Error Correction Code (ECC)**

M95640-x and M95640-Dx devices identified by the process letter K offer an Error Correction Code (ECC) logic. The ECC is an internal logic function which is transparent for the SPI communication protocol.

The ECC logic is implemented on each group of four EEPROM bytes<sup>(c)</sup>. Inside a group, if a single bit out of the four bytes happens to be erroneous during a Read operation, the ECC detects this bit and replaces it with the correct value. The read reliability is therefore much improved.

Even if the ECC function is performed on groups of four bytes, a single byte can be written/cycled independently. In this case, the ECC function also writes/cycles the three other bytes located in the same group<sup>(c)</sup>. As a consequence, the maximum cycling budget is defined at group level and the cycling can be distributed over the four bytes of the group: the sum of the cycles seen by byte0, byte1, byte2 and byte3 of the same group must remain below the maximum value defined in *[Table](#page-33-0) 12*.



c. A group of four bytes is located at addresses [4\*N, 4\*N+1, 4\*N+2, 4\*N+3], where N is an integer.

### <span id="page-26-0"></span>**6.7 Read Identification Page (available only in M95640-D devices)**

The Identification Page (32 bytes) is an additional page which can be written and (later) permanently locked in Read-only mode.

Reading this page is achieved with the Read Identification Page instruction (see *[Table](#page-15-1) 3*). The Chip Select signal  $(\overline{S})$  is first driven low, the bits of the instruction byte and address bytes are then shifted in, on Serial Data Input (D). Address bit A10 must be 0, upper address bits are Don't Care, and the data byte pointed to by the lower address bits [A4:A0] is shifted out on Serial Data Output (Q). If Chip Select  $(S)$  continues to be driven low, the internal address register is automatically incremented, and the byte of data at the new address is shifted out.

The number of bytes to read in the ID page must not exceed the page boundary, otherwise unexpected data is read (e.g.: when reading the ID page from location 10d, the number of bytes should be less than or equal to 22d, as the ID page boundary is 32 bytes).

The read cycle is terminated by driving Chip Select  $(S)$  high. The rising edge of the Chip Select  $(\overline{S})$  signal can occur at any time during the cycle. The first byte addressed can be any byte within any page.

The instruction is not accepted, and is not executed, if a write cycle is currently in progress.

<span id="page-26-1"></span>

#### **Figure 15. Read Identification Page sequence**



### <span id="page-27-0"></span>**6.8 Write Identification Page (available only in M95640-D devices)**

The Identification Page (32 bytes) is an additional page which can be written and (later) permanently locked in Read-only mode.

Writing this page is achieved with the Write Identification Page instruction (see *[Table](#page-15-1) 3*). The Chip Select signal  $(\overline{S})$  is first driven low. The bits of the instruction byte, address bytes, and at least one data byte are then shifted in on Serial Data Input (D). Address bit A10 must be 0, upper address bits are Don't Care, the lower address bits [A4:A0] address bits define the byte address inside the identification page. The instruction sequence is shown in *[Figure](#page-27-1) 16*.

<span id="page-27-1"></span>





### <span id="page-28-0"></span>**6.9 Read Lock Status (available only in M95640-D devices)**

The Read Lock Status instruction (see *[Table](#page-15-1) 3*) is used to check whether the Identification Page is locked or not in Read-only mode. The Read Lock Status sequence is defined with the Chip Select  $(S)$  first driven low. The bits of the instruction byte and address bytes are then shifted in on Serial Data Input (D). Address bit A10 must be 1, all other address bits are Don't Care. The Lock bit is the LSB (least significant bit) of the byte read on Serial Data Output (Q). It is at "1" when the lock is active and at "0" when the lock is not active. If Chip Select  $(\overline{S})$  continues to be driven low, the same data byte is shifted out. The read cycle is terminated by driving Chip Select  $(\overline{S})$  high.

<span id="page-28-1"></span>

The instruction sequence is shown in *[Figure](#page-28-1) 17*.





### <span id="page-29-0"></span>**6.10 Lock ID (available only in M95640-D devices)**

The Lock ID instruction permanently locks the Identification Page in read-only mode. Before this instruction can be accepted, a Write Enable (WREN) instruction must have been executed.

The Lock ID instruction is issued by driving Chip Select  $(\overline{S})$  low, sending the instruction code, the address and a data byte on Serial Data Input (D), and driving Chip Select  $(\overline{S})$  high. In the address sent, A10 must be equal to 1, all other address bits are Don't Care. The data byte sent must be equal to the binary value xxxx  $xx1x$ , where  $x = Don't Care$ .

Chip Select  $(\overline{S})$  must be driven high after the rising edge of Serial Clock (C) that latches in the eighth bit of the data byte, and before the next rising edge of Serial Clock (C). Otherwise, the Lock ID instruction is not executed.

Driving Chip Select  $(\overline{S})$  high at a byte boundary of the input data triggers the self-timed write cycle whose duration is t<sub>W</sub> (as specified in AC characteristics in *Section 9: DC and AC [parameters](#page-32-0)*). The instruction sequence is shown in *[Figure](#page-29-1) 18*.

The instruction is discarded, and is not executed, under the following conditions:

- If a Write cycle is already in progress,
- If the Block Protect bits  $(BP1,BP0) = (1,1)$ ,
- If a rising edge on Chip Select  $(\overline{S})$  happens outside of a byte boundary.

<span id="page-29-1"></span>

#### **Figure 18. Lock ID sequence**



## <span id="page-30-0"></span>**7 Power-up and delivery state**

#### <span id="page-30-1"></span>**7.1 Power-up state**

After power-up, the device is in the following state:

- Standby power mode,
- deselected (after power-up, a falling edge is required on Chip Select  $(\overline{S})$  before any instructions can be started),
- not in the Hold condition,
- the Write Enable Latch (WEL) is reset to 0,
- Write In Progress (WIP) is reset to 0.

The SRWD, BP1 and BP0 bits of the Status Register are unchanged from the previous power-down (they are non-volatile bits).

### <span id="page-30-2"></span>**7.2 Initial delivery state**

<span id="page-30-3"></span>The device is delivered with the memory array bits and identification page bits set to all 1s (each byte = FFh). The Status Register Write Disable (SRWD) and Block Protect (BP1 and BP0) bits are initialized to 0.



## <span id="page-31-0"></span>**8 Maximum ratings**

Stressing the device outside the ratings listed in *[Table](#page-31-1) 7* may cause permanent damage to the device. These are stress ratings only, and operation of the device at these, or any other conditions outside those indicated in the operating sections of this specification, is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

<span id="page-31-1"></span>

<span id="page-31-2"></span>

1. Compliant with JEDEC standard J-STD-020D (for small-body, Sn-Pb or Pb free assembly), the ST<br>ECOPACK<sup>®</sup> 7191395 specification, and the European directive on Restrictions on Hazardous Substances<br>(RoHS directive 2011/65/E

2. Positive and negative pulses applied on different combinations of pin connections, according to AEC-Q100-002 (compliant with ANSI/ESDA/JEDEC JS-001-2012, C1=100 pF, R1=1500 Ω, R2=500 Ω).



## <span id="page-32-0"></span>**9 DC and AC parameters**

This section summarizes the operating conditions and the DC/AC characteristics of the device.

<span id="page-32-1"></span>

#### **Table 8. Operating conditions (M95640-W, device grade 6)**



<span id="page-32-2"></span>

#### **Table 10. Operating conditions (M95640-DF, device grade 6)**

<span id="page-32-3"></span>

#### **Table 11. AC measurement conditions**

<span id="page-32-4"></span>

#### **Figure 19. AC measurement I/O waveform**

<span id="page-32-5"></span>



<span id="page-33-0"></span>

**Table 12. Cycling performance by groups of four bytes**

1. Cycling performance for products identified by process letter K (previous products were specified with 1 million cycles at 25 °C)

2. The Write cycle endurance is defined for groups of four data bytes located at addresses [4\*N, 4\*N+1, 4\*N+2, 4\*N+3] where N is an integer. The Write cycle endurance is defined by characterization and qualification.

3. A Write cycle is executed when either a Page Write, a Byte Write, a WRSR, a WRID or an LID instruction is decoded. When using the Byte Write, the Page Write or the WRID instruction, refer also to *[Section 6.6.1:](#page-25-0)  [Cycling with Error Correction Code \(ECC\)](#page-25-0)*.



<span id="page-33-1"></span>

1. The data retention behavior is checked in production, while the 200-year limit is defined from characterization and qualification results.

2. For products identified by process letter K (previous products were specified with a data retention of 40 years at 55°C).

<span id="page-33-2"></span>

#### **Table 14. Capacitance**

1. Sampled only, not 100% tested, at  $T_A = 25 \degree C$  and a frequency of 5 MHz.



<span id="page-34-0"></span>

| Symbol                   | <b>Parameter</b>            | Test conditions in addition to those<br>defined in Table 8                                    | Min.                | Max.                | Unit   |  |
|--------------------------|-----------------------------|-----------------------------------------------------------------------------------------------|---------------------|---------------------|--------|--|
| Īц                       | Input leakage<br>current    | $V_{IN}$ = $V_{SS}$ or $V_{CC}$                                                               |                     | ± 2                 | μA     |  |
| $I_{LO}$                 | Output leakage<br>current   | $\overline{S}$ = V <sub>CC</sub> , V <sub>OUT</sub> = V <sub>SS</sub> or V <sub>CC</sub>      |                     | ± 2                 | μA     |  |
|                          | Supply current<br>(Read)    | $V_{CC}$ = 2.5 V, f <sub>C</sub> = 5 MHz,<br>C = 0.1 $V_{CC}/0.9$ $V_{CC}$ Q = open           |                     | 3                   | mA     |  |
| $I_{\rm CC}$             |                             | $V_{\text{CC}}$ = 2.5 V, f <sub>C</sub> = 10 MHz,<br>C = 0.1 $V_{CC}/0.9$ $V_{CC}$ Q = open   |                     | 2(1)                |        |  |
|                          |                             | $V_{CC}$ = 5.5 V, f <sub>C</sub> = 20 MHz,<br>C = 0.1 $V_{CC}/0.9$ $V_{CC}$ Q = open          |                     | $5^{(1)}$           |        |  |
| $I_{CC0}$ <sup>(2)</sup> | Supply current<br>(Write)   | During $t_{W}$ , $\overline{S}$ = V <sub>CC</sub> , 2.5 V < V <sub>CC</sub> < 5.5 V           |                     | 5                   | mA     |  |
|                          |                             | $S = V_{CC}$ , $V_{CC} = 5.5 V$<br>$V_{IN}$ = $V_{SS}$ or $V_{CC}$                            |                     | $3^{(1)}$           |        |  |
| $I_{\rm CC1}$            | Supply current<br>(Standby) | $\overline{S}$ = V <sub>CC</sub> , V <sub>CC</sub> = 5.0 V<br>$V_{IN}$ = $V_{SS}$ or $V_{CC}$ |                     | 2                   | μA     |  |
|                          |                             | $\overline{S}$ = V <sub>CC</sub> , V <sub>CC</sub> = 2.5 V<br>$V_{IN}$ = $V_{SS}$ or $V_{CC}$ |                     | $2^{(3)}$           |        |  |
| $V_{IL}$                 | Input low voltage           |                                                                                               | $-0.45$             | 0.3 V <sub>CC</sub> | $\vee$ |  |
| $V_{IH}$                 | Input high voltage          |                                                                                               | $0.7 V_{CC}$        | $V_{CC}+1$          | V      |  |
| $V_{OL}$                 | Output low voltage          | $I_{\text{OI}}$ = 1.5 mA, $V_{\text{CC}}$ = 2.5 V                                             |                     | 0.4                 | V      |  |
| $V_{OH}$                 | Output high voltage         | $V_{CC}$ = 2.5 V and $I_{OH}$ = 0.4 mA or<br>$V_{CC}$ = 5.5 V and $I_{OH}$ = 2 mA             | 0.8 V <sub>CC</sub> |                     | V      |  |

**Table 15. DC characteristics (M95640-W, device grade 6)** 

1. Only for the device identified by process letter K.

2. Characterized only, not tested in production.

3. 1 µA with the device identified by process letter P.



<span id="page-35-0"></span>



1. If the application uses the M95640-R device at 2.5 V < V<sub>CC</sub> < 5.5 V and -40 °C < TA < +85 °C, please refer to *Table 15: DC [characteristics \(M95640-W, device grade 6\)](#page-34-0)*, rather than to the above table.

2. Only for M95640 devices identified by process letter K.

3. Characterized only, not tested in production.



<span id="page-36-0"></span>



1. If the application uses the M95640-DF devices at 2.5 V ≤ V<sub>CC</sub> ≤ 5.5 V and –40 °C ≤T<sub>A</sub> ≤ +85 °C, please refer to *Table 15: [DC characteristics \(M95640-W, device grade 6\)](#page-34-0)*, rather than to the above table.

2. Characterized only, not tested in production.



<span id="page-37-0"></span>

#### **Table 18. AC characteristics (M95640-W, device grade 6)**

1. Only for devices identified by process letter K.

2.  $t_{CH} + t_{CL}$  must never be lower than the shortest possible clock period,  $1/f_C(max)$ .

3. Characterized only, not tested in production.

4.  $t_{CLQV}$  must be compatible with  $t_{CL}$  (clock low time): if the SPI bus master offers a Read setup time  $t_{SU}$  = 0 ns,  $t_{CL}$  can be equal to (or greater than)  $t_{CLQV}$ , in all other cases,  $t_{CL}$  must be equal t



<span id="page-38-0"></span>

#### **Table 19. AC characteristics (M95640-R, device grade 6)**

1. For devices identified by process letter P.

2. For devices identified by process letter K.

3.  $t_{CH} + t_{CL}$  must never be less than the shortest possible clock period, 1 /  $t_{C}$ (max).

4. Characterized only, not tested in production.



DocID16877 Rev 19 39/[53](#page-52-0)

<span id="page-39-0"></span>



1. Preliminary data.

2.  $t_{CH} + t_{CL}$  must never be less than the shortest possible clock period, 1 /  $f_C$ (max).

3. Characterized only, not tested in production.



<span id="page-40-0"></span>

<span id="page-40-1"></span>

#### **Figure 22. Serial output timing**

<span id="page-40-2"></span>

ST

## <span id="page-41-0"></span>**10 Package information**

<span id="page-41-4"></span>In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: *www.st.com*. ECOPACK® is an ST trademark.

## <span id="page-41-1"></span>**10.1 SO8N package information**

<span id="page-41-3"></span>



<span id="page-41-2"></span>1. Drawing is not to scale.









1. Values in inches are converted from mm and rounded to four decimal digits.



<span id="page-42-0"></span>

1. Dimensions are expressed in millimeters.



## <span id="page-43-0"></span>**10.2 TSSOP8 package information**



<span id="page-43-2"></span>**Figure 25.TSSOP8 – 8-lead thin shrink small outline, 3 x 4.4 mm, 0.65 mm pitch, package outline**

1. Drawing is not to scale.

#### <span id="page-43-1"></span>**Table 22. TSSOP8 – 8-lead thin shrink small outline, 3 x 4.4 mm, 0.65 mm pitch, package mechanical data**



1. Values in inches are converted from mm and rounded to four decimal digits.



### <span id="page-44-0"></span>**10.3 UFDFN8 package information**



<span id="page-44-2"></span>**Figure 26. UFDFN8 - 8-lead, 2 × 3 mm, 0.5 mm pitch ultra thin profile fine pitch dual flat package outline**

1. Max. package warpage is 0.05 mm.

2. Exposed copper is not systematic and can appear partially or totally according to the cross section.

<span id="page-44-1"></span>3. Drawing is not to scale.









#### **Table 23. UFDFN8 - 8-lead, 2 × 3 mm, 0.5 mm pitch ultra thin profile fine pitch dual flat package mechanical data (continued)**

1. Values in inches are converted from mm and rounded to 4 decimal digits.

2. Dimension b applies to plated terminal and is measured between 0.15 and 0.30 mm from the terminal tip.

3. Applied for exposed die paddle and terminals. Exclude embedding part of exposed die paddle from measuring.



### <span id="page-46-0"></span>**10.4 Thin WLCSP package information**

<span id="page-46-2"></span>

**Figure 27. Thin WLCSP- 8-bump, 1.073 x 0.959 mm, wafer level chip scale package outline**

1. Drawing is not to scale.

2. Primary datum Z and seating plane are defined by the spherical crowns of the bump.

<span id="page-46-1"></span>







#### **Table 24. Thin WLCSP- 8-bump, 1.073 x 0.959 mm, wafer level chip scale package mechanical data (continued)**

1. Values in inches are converted from mm and rounded to 4 decimal digits.

2. Dimension is measured at the maximum bump diameter parallel to primary datum Z.



<span id="page-47-0"></span>

1. Dimensions are expressed in millimeters.



## <span id="page-48-0"></span>**11 Part numbering**

<span id="page-48-1"></span>

/K = Manufacturing technology code

- 1. All packages are  $ECOPACK2^@$  (RoHS-compliant and free of brominated, chlorinated and antimony-oxide flame retardants).
- 2. The process letters apply only when ordering devices in WLCSP package. The process letters appear on the device package (marking) and on the shipment box. Please contact your nearest ST Sales Office for further information.



<span id="page-49-0"></span>*Note: Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering samples to run qualification activity.*



# <span id="page-50-0"></span>**12 Revision history**

<span id="page-50-1"></span>

#### **Table 26. Document revision history**











#### **IMPORTANT NOTICE – PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2016 STMicroelectronics – All rights reserved



<span id="page-52-0"></span>DocID16877 Rev 19 53/53



Компания «Океан Электроники» предлагает заключение долгосрочных отношений при поставках импортных электронных компонентов на взаимовыгодных условиях!

Наши преимущества:

- Поставка оригинальных импортных электронных компонентов напрямую с производств Америки, Европы и Азии, а так же с крупнейших складов мира;

- Широкая линейка поставок активных и пассивных импортных электронных компонентов (более 30 млн. наименований);

- Поставка сложных, дефицитных, либо снятых с производства позиций;
- Оперативные сроки поставки под заказ (от 5 рабочих дней);
- Экспресс доставка в любую точку России;
- Помощь Конструкторского Отдела и консультации квалифицированных инженеров;
- Техническая поддержка проекта, помощь в подборе аналогов, поставка прототипов;
- Поставка электронных компонентов под контролем ВП;

- Система менеджмента качества сертифицирована по Международному стандарту ISO 9001;

- При необходимости вся продукция военного и аэрокосмического назначения проходит испытания и сертификацию в лаборатории (по согласованию с заказчиком);

- Поставка специализированных компонентов военного и аэрокосмического уровня качества (Xilinx, Altera, Analog Devices, Intersil, Interpoint, Microsemi, Actel, Aeroflex, Peregrine, VPT, Syfer, Eurofarad, Texas Instruments, MS Kennedy, Miteq, Cobham, E2V, MA-COM, Hittite, Mini-Circuits, General Dynamics и др.);

Компания «Океан Электроники» является официальным дистрибьютором и эксклюзивным представителем в России одного из крупнейших производителей разъемов военного и аэрокосмического назначения **«JONHON»**, а так же официальным дистрибьютором и эксклюзивным представителем в России производителя высокотехнологичных и надежных решений для передачи СВЧ сигналов **«FORSTAR»**.



«**JONHON**» (основан в 1970 г.)

Разъемы специального, военного и аэрокосмического назначения:

(Применяются в военной, авиационной, аэрокосмической, морской, железнодорожной, горно- и нефтедобывающей отраслях промышленности)

**«FORSTAR»** (основан в 1998 г.)

ВЧ соединители, коаксиальные кабели, кабельные сборки и микроволновые компоненты:

(Применяются в телекоммуникациях гражданского и специального назначения, в средствах связи, РЛС, а так же военной, авиационной и аэрокосмической отраслях промышленности).



Телефон: 8 (812) 309-75-97 (многоканальный) Факс: 8 (812) 320-03-32 Электронная почта: ocean@oceanchips.ru Web: http://oceanchips.ru/ Адрес: 198099, г. Санкт-Петербург, ул. Калинина, д. 2, корп. 4, лит. А