# Five-Channel, 300mA Current-SourceOutput 16-/12-Bit SoftSpan DACs <br> <br> DESCRIPTION 

 <br> <br> DESCRIPTION}

## feATURES

- Per-Channel Programmable Output Ranges: $300 \mathrm{~mA}, 200 \mathrm{~mA}, 100 \mathrm{~mA}, 50 \mathrm{~mA}, 25 \mathrm{~mA}$, $12.5 \mathrm{~mA}, 6.25 \mathrm{~mA}$ and 3.125 mA
- Flexible 2.85V to 33V Supply Voltage
- 1V Dropout Guaranteed
- Separate Voltage Supply per Output Channel
- Internal Switches to Optional Negative Supply
- Full 16-/12-Bit Resolution at All Ranges
- Guaranteed Operation $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$
- Precision (10ppm/ ${ }^{\circ} \mathrm{C}$ Max) Internal Reference or External Reference Input
- Analog Mux Monitors Voltages and Currents
- A/B Toggle via SPI or Dedicated Pin
- 1.8V to 5V SPI Serial Interface
- $5 \mathrm{~mm} \times 5 \mathrm{~mm} 32$-Lead QFN Package


## APPLICATIONS

- Tunable Lasers
- Semiconductor Optical Amplifiers
- Resistive Heaters
- Current Mode Biasing
- Proportional Solenoid Drive

The LTC ${ }^{\circledR} 2662$ is a family of five-channel, 16-/12-bit cur-rent-source digital-to-analog converters, providing five high-compliance current source outputs with guaranteed 1 V dropout at 200 mA . The part supports load voltages of up to 32V. There are eight current ranges, programmable per channel, with full-scale outputs of up to 300 mA ; and the channels can be paralleled to allow for ultrafine adjustments of large currents, or for combined outputs of up to 1.5 A .

A dedicated supply pin is provided for every output channel. Each can be operated from 2.85 V to 33 V , and internal switches allow any output to be pulled to the optional negative supply.

The LTC2662 includes a precision integrated 1.25 V reference ( $10 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ maximum), with the option to use an external reference.

The SPI/Microwire-compatible 3-wire serial interface operates on logic levels as low as 1.71 V at clock rates up to 50 MHz .

All registered trademarks and trademarks are the property of their respective owners. Protected by U.S. patents, including $6891433,5859606,5396245$.

## BLOCK DIAGRAM



$R_{L}$ AND $C_{L}$ ARE PARALLEL OUTPUT LOADS NOISE FOR $C_{L}=10 \mu F$ AND $C_{L}=1 \mu F$ DERIVED FROM $C_{L}=0$ DATA

2662 TA01b

## LTC2662

## TAßLE Of CONTEחTS

Features ..... 1
Applications ..... 1
Block Diagram ..... 1
Description ..... 1
Absolute Maximum Ratings ..... 3
Pin Configuration ..... 3
Order Information ..... 4
Product Selection Guide ..... 4
Electrical Characteristics ..... 5
Reference Characteristics ..... 6
Digital Inputs and Digital Outputs ..... 6
Power Requirements ..... 7
Timing Characteristics ..... 7
Typical Performance Characteristics ..... 9
Pin Functions ..... 11
Block Diagram ..... 13
Timing Diagrams ..... 13
Operation. ..... 15
Package Description ..... 26
Revision History ..... 27
Typical Application ..... 28
Related Parts ..... 28

## absOLUTE maximum ratings

(Note 1)
Analog Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) ....................... -0.3 V to 6 V
Digital I/O Voltage (IOVCC) $\qquad$
Negative Supply Voltage ( $\mathrm{V}^{-}$)...................-16.5V to 0.3 V
Positive Supply Voltage ( $\mathrm{V}^{+}$)............ -0.3 V to ( $\mathrm{V}^{-}+36 \mathrm{~V}$ )
Output Supply Voltages
( $\left.\mathrm{V}_{\mathrm{DD} 0}, \mathrm{~V}_{\mathrm{DD1}}, \mathrm{~V}_{\mathrm{DD} 2}, \mathrm{~V}_{\mathrm{DD} 3}, \mathrm{~V}_{\mathrm{DD} 4}\right) \ldots . . .-0.3 \mathrm{~V}$ to $\left(\mathrm{V}^{+}+0.3 \mathrm{~V}\right)$
OUT0, OUT1, OUT2,
OUT3, OUT4 ...................... $\left(\mathrm{V}^{-}-0.3 \mathrm{~V}\right)$ to $\left(\mathrm{V}_{\mathrm{DDX}}+0.3 \mathrm{~V}\right)$
MUX...................................... $\left(\mathrm{V}^{-}-0.3 \mathrm{~V}\right)$ to $\left(\mathrm{V}^{+}+0.3 \mathrm{~V}\right)$
REF, REFCOMP, FSADJ .... -0.3 V to Min (VCC $+0.3 \mathrm{~V}, 6 \mathrm{~V}$ )
$\overline{\mathrm{CS}} / \mathrm{LD}, \mathrm{SCK}, \mathrm{SDI}, \overline{\mathrm{LDAC}}, \overline{\mathrm{CLR}}, \mathrm{TGP} . . . . . . . . . . . .-0.3 \mathrm{~V}$ to 6 V
FAULT ........................................................ -0.3 V to 6V
SDO ............................. -0.3 V to Min (Iovcc $+0.3 \mathrm{~V}, 6 \mathrm{~V}$ )
Operating Junction Temperature ( $\mathrm{T}_{\mathrm{J}}$ ) Range LTC2662C
$0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$
LTC2662I ............................................ $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ LTC2662H ......................................... $40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$
Maximum Junction Temperature..................... $150^{\circ} \mathrm{C}$
Storage Temperature Range $\qquad$ $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$

## pIn CONFIGURATION



## LTC2662

## ORDER INFORMATION



Contact the factory for parts specified with wider operating temperature ranges. *The temperature grade is identified by a label on the shipping container. Tape and reel specifications. Some packages are available in 500 unit reels through designated sales channels with \#TRMPBF suffix.

## PRODUCT SELECTION GUIDE

| LEAD FREE FINISH | TAPE AND REEL | PART MARKING | PACKAGE DESCRIPTION | TEMPERATURE RANGE |
| :--- | :--- | :--- | :--- | :--- |
| LTC2662CUH-16\#PBF | LTC2662CUH-16\#TRPBF | 266216 | $32-$ Lead $(5 \mathrm{~mm} \times 5 \mathrm{~mm})$ QFN | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| LTC2662IUH-16\#PBF | LTC2662IUH-16\#TRPBF | 266216 | $32-$ Lead $(5 \mathrm{~mm} \times 5 \mathrm{~mm})$ QFN | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |
| LTC2662HUH-16\#PBF | LTC2662HUH-16\#TRPBF | 266216 | 32 -Lead $(5 \mathrm{~mm} \times 5 \mathrm{~mm})$ QFN | $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |
| LTC2662CUH-12\#PBF | LTC2662CUH-12\#TRPBF | 266212 | 32 -Lead $(5 \mathrm{~mm} \times 5 \mathrm{~mm})$ QFN | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| LTC2662IUH-12\#PBF | LTC2662IUH-12\#TRPBF | 266212 | 32 -Lead $(5 \mathrm{~mm} \times 5 \mathrm{~mm})$ QFN | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |
| LTC2662HUH-12\#PBF | LTC2662HUH-12\#TRPBF | 266212 | 32 -Lead $(5 \mathrm{~mm} \times 5 \mathrm{~mm})$ QFN | $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |

ELECTRICAL CHARACTERISTICS The odenotes the speciifications which apply ver the full operating junction temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C} . \mathrm{V}_{\mathrm{CC}}=10 \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V} ; \mathrm{V}^{-}=-5 \mathrm{~V} ; \mathrm{V}_{\mathrm{DDO} / 1 / 2 / 3 / 4}=5 \mathrm{~V}, \mathrm{~V}^{+}=5 \mathrm{~V}$, FSADJ $=V_{C C}, V_{\text {(REF) }}=1.25 \mathrm{~V}$ external unless otherwise specified.


| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DC Performance |  |  |  |  |  |  |  |
| $V_{\text {DROPOUT }}$ | Dropout Voltage (VDDX $-\mathrm{V}_{\text {OUTX }}$ ) | 200mA Range; $\left(\mathrm{V}_{\mathrm{DDX}}-\mathrm{V}^{-}\right)=4.75 \mathrm{~V}$ <br> 200mA Range; $\left(\mathrm{V}_{\text {DDX }}-\mathrm{V}^{-}\right)=2.85 \mathrm{~V}$ <br> 200mA Range; $\left(V_{D D X}-V^{-}\right)=33 \mathrm{~V}$ <br> 300 mA Range; $\left(\mathrm{V}_{\mathrm{DDX}}-\mathrm{V}^{-}\right)=4.75 \mathrm{~V}$ <br> 300 mA Range; $\left(\mathrm{V}_{\mathrm{DDX}}-\mathrm{V}^{-}\right)=2.85 \mathrm{~V}$ | - |  | $\begin{aligned} & \hline 0.72 \\ & 0.85 \\ & 0.76 \\ & 1.13 \\ & 1.15 \end{aligned}$ | $\begin{gathered} \hline 1 \\ 1.1 \\ 1.75 \end{gathered}$ | V V V V V |
|  | Hi-Z Output Leakage Current | $\mathrm{I}_{\text {OUTX }}=\mathrm{Hi}-\mathrm{Z}, 2.85 \mathrm{~V} \leq\left(\mathrm{V}_{\text {DDX }}-\mathrm{V}^{-}\right) \leq 33 \mathrm{~V}$ | $\bullet$ |  | 0.1 | 1 | $\mu \mathrm{A}$ |
| RPULLDOWN | OUTX Switch-to- ${ }^{-}$Resistance to $\mathrm{V}^{-}$Supply | Span Code $=1000 \mathrm{~b}$, Sinking 80mA | $\bullet$ |  | 8 | 12 | $\Omega$ |
| Ipulldown | OUTX Switch-to-V- Current | Maximum Allowable DC Current |  |  |  | 80 | mA |

AC Performance

| $\mathrm{t}_{\text {SET }}$ | Settling Time, Full-Scale Step 3.125mA Range | $\begin{array}{\|l\|} \hline \pm 0.024 \% ~( \pm 1 \text { LSB at 12b) (Notes 9, 12) } \\ \pm 0.0015 \%( \pm 1 \text { LSB at } 16 b)(\text { Notes } 9,12) \\ \hline \end{array}$ | $\begin{gathered} 6.1 \\ 19.2 \end{gathered}$ | $\mu \mathrm{S}$ $\mu \mathrm{S}$ |
| :---: | :---: | :---: | :---: | :---: |
|  | Settling Time, 145mA-155mA Step 200mA Range | $\begin{aligned} & \pm 0.024 \%( \pm 1 \text { LSB at } 12 \mathrm{~b}) \text { (Notes } 9,12) \\ & \pm 0.0015 \%( \pm 1 \text { LSB at } 16 \mathrm{~b})(\text { Notes } 9,12) \end{aligned}$ | $\begin{aligned} & 3.5 \\ & 7.7 \end{aligned}$ | $\mu \mathrm{S}$ $\mu \mathrm{S}$ |
|  | Settling Time, Full-Scale Step 200mA Range | $\begin{aligned} & \pm 0.024 \%( \pm 1 \text { LSB at } 12 b) \text { (Notes } 9,12) \\ & \pm 0.0015 \%( \pm 1 \text { LSB at } 16 b)(\text { Notes } 9,12) \end{aligned}$ | $\begin{aligned} & 4.5 \\ & 8.7 \end{aligned}$ | $\mu \mathrm{S}$ ms |
|  | Glitch Impulse | At Mid-Scale Transition, 200mA Range, $R_{\text {LOAD }}=4 \Omega$ | 180 | $\mathrm{pA} \cdot \mathrm{s}$ |
|  | DAC-to-DAC Crosstalk (Note 6) | 100 mA to 200 mA Step, $\mathrm{R}_{\text {LOAD }}=15 \Omega$ | 150 | $\mathrm{pA} \cdot \mathrm{S}$ |
| $\mathrm{I}_{\text {noise }}$ | Output Current Noise Density Internal Reference, IOUT $=150 \mathrm{~mA}$, $R_{\text {LOAD }}=4 \Omega, C_{\text {LOAD }}=10 \mu \mathrm{~F}$ | $\begin{aligned} & f=1 \mathrm{kHz} \\ & f=10 \mathrm{kHz} \\ & f=100 \mathrm{kHz} \\ & f=1 \mathrm{MHz} \end{aligned}$ | $\begin{gathered} \hline 12 \\ 5 \\ 0.5 \\ 0.05 \end{gathered}$ | $\begin{aligned} & \mathrm{nA} / \sqrt{\mathrm{Hz}} \\ & \mathrm{nA} / \sqrt{\mathrm{Hz}} \\ & \mathrm{nA} / \sqrt{\mathrm{Hz}} \\ & \mathrm{nA} / \sqrt{\mathrm{Hz}} \end{aligned}$ |

 junction temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$. $\mathrm{V}_{\mathrm{CC}}=10 \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V} ; \mathrm{V}^{-}=-5 \mathrm{~V} ; \mathrm{V}_{\mathrm{DDO} / 1 / 2 / 3 / 4}=5 \mathrm{~V}, \mathrm{~V}^{+}=5 \mathrm{~V}$, FSADJ = VCC unless otherwise specified.

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {REF }}$ | Reference Output Voltage |  |  | 1.248 | 1.25 | 1.252 | V |
|  | $V_{\text {REF }}$ Temperature Coefficient | (Note 7) |  |  | $\pm 3$ | $\pm 10$ | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
|  | $V_{\text {REF }}$ Line Regulation | $\mathrm{V}_{\text {CC }}=5 \mathrm{~V} \pm 10 \%$ |  |  | 50 |  | $\mu \mathrm{V} / \mathrm{N}$ |
|  | $V_{\text {REF }}$ Short-Circuit Current | $\mathrm{V}_{\text {CC }}=5.5 \mathrm{~V}$, Forcing Output to GND |  |  | 2.5 |  | mA |
|  | REFCOMP Pin Short-Circuit Current | $\mathrm{V}_{\text {CC }}=5.5 \mathrm{~V}$, Forcing Output to GND |  |  | 65 |  | $\mu \mathrm{A}$ |
|  | $V_{\text {REF }}$ Load Regulation | $V_{C C}=5 \mathrm{~V} \pm 10 \%$, $\mathrm{I}_{\text {REF }}=100 \mu \mathrm{~A}$ Sourcing |  |  | 140 |  | $\mathrm{mV} / \mathrm{mA}$ |
|  | $V_{\text {REF }}$ Output Voltage Noise Density | $\mathrm{C}_{\text {REFCOMP }}=\mathrm{C}_{\text {REF }}=0.1 \mu \mathrm{~F}$, at $\mathrm{f}=10 \mathrm{kHz}$ |  |  | 32 |  | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
|  | $V_{\text {REF }}$ Input Voltage Range | External Reference Mode | $\bullet$ | 1.225 |  | 1.275 | V |
|  | $V_{\text {REF }}$ Input Current | External Reference Mode | $\bullet$ |  | 0.001 | 1 | $\mu \mathrm{A}$ |
|  | $V_{\text {REF }}$ Input Capacitance | (Note 8) |  |  | 40 |  | pF |
| R FSADJ | External Full-Scale Adjust Gain Resistor | RFSADJ to GND | $\bullet$ | 19 | 20 | 50 | $\mathrm{k} \Omega$ |

PICITAL IAPUTS ARP PICITPLOUTPUTS The o denotes the specifications which apply over the full operating junction temperature range, otherwise specifications are at $T_{J}=25^{\circ} \mathrm{C}$. $\mathrm{V}_{\mathrm{CC}}=10 \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V}$; $\mathrm{V}^{-}=-5 \mathrm{~V} ; \mathrm{V}_{\mathrm{DDO} / 1 / 2 / 3 / 4}=5 \mathrm{~V}$, $\mathrm{V}^{+}=5 \mathrm{~V}$, FSADJ $=\mathrm{V}_{\text {CC }}$ unless otherwise specified.

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Digital I/0 |  |  |  |  |  |  |
| $\mathrm{V}_{\text {OH }}$ | Digital Output High Voltage | SDO Pin, Load Current $=-100 \mu \mathrm{~A}$ | $\bullet$ | $10 V_{C C}-0.2$ |  | V |
| $\mathrm{V}_{\text {OL }}$ | Digital Output Low Voltage | $\begin{aligned} & \hline \text { SDO Pin, Load Current }=100 \mu \mathrm{~A} \\ & \text { FAULT Pin, Load Current }=100 \mu \mathrm{~A} \end{aligned}$ | $\bullet$ |  | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | V |
|  | Digital Hi-Z Output Leakage Current | SDO Pin Leakage Current ( $\overline{C S} / L D$ High) FAULT Pin Leakage Current (Not Asserted) | $\bullet$ |  | $\begin{gathered} \pm 1 \\ 1 \end{gathered}$ | $\mu \mathrm{A}$ $\mu \mathrm{A}$ |
|  | Digital Input Current | $\mathrm{V}_{\text {IN }}=$ GND to IOV ${ }_{\text {CC }}$ | $\bullet$ |  | $\pm 1$ | $\mu \mathrm{A}$ |
| $\mathrm{C}_{\text {IN }}$ | Digital Input Capacitance | (Note 8) | $\bullet$ |  | 8 | pF |
| $10 V_{\text {CC }}=2.85$ to $V_{\text {CC }}$ |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | High Level Input Voltage |  | $\bullet$ | $0.8 \cdot 10 V_{C C}$ |  | V |
| $\mathrm{V}_{\text {IL }}$ | Low Level Input Voltage |  | $\bullet$ |  | 0.5 | V |
| $10 \mathrm{~V}_{\text {cc }}=1.71 \mathrm{~V}$ to 2.85 V |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | High Level Input Voltage |  | $\bullet$ | $0.8 \cdot 10 V_{\text {CC }}$ |  | V |
| $\underline{\mathrm{V}_{\text {IL }}}$ | Low Level Input Voltage |  | $\bullet$ |  | 0.5 | V |

## POWER RERUREME円TS The • denotes the specifications which apply over the full operating junction

 temperature range, otherwise specifications are at $T_{J}=25^{\circ} \mathrm{C} . \mathrm{V}_{\mathrm{CC}}=10 \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V} ; \mathrm{V}^{-}=-5 \mathrm{~V} ; \mathrm{V}_{\mathrm{DD} 0 / 1 / 2 / 3 / 4}=5 \mathrm{~V}, \mathrm{~V}^{+}=5 \mathrm{~V}$, $\mathrm{FSADJ}^{2}=\mathrm{V}_{\mathrm{CC}}$, $V_{\text {(REF) }}=1.25 \mathrm{~V}$ external unless otherwise specified.| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {CC }}$ | Analog Supply Voltage | V CC Must Not Exceed $\mathrm{V}^{+}$ | $\bullet$ | 2.85 |  | 5.5 | V |
| $\underline{10 V_{C C}}$ | Digital I/O Supply Voltage |  | $\bullet$ | 1.71 |  | $\mathrm{V}_{C C}$ | V |
| $\mathrm{V}^{-}$ | Negative Supply Voltage |  | $\bullet$ | -15.75 |  | 0 | V |
| $\mathrm{V}^{+}$ | Positive Supply Voltage |  | $\bullet$ | 2.85 |  | $\mathrm{V}^{-}+33$ | V |
| $\mathrm{V}_{\mathrm{DD} 0}$ to $\mathrm{V}_{\mathrm{DD} 4}$ | Output Supply Voltages |  | $\bullet$ | 2.85 |  | $\mathrm{V}^{+}$ | V |
|  | Supply Current $\mathrm{V}_{\text {CC }}$ | All Ranges (Code $=0$, All Channels) | $\bullet$ |  | 2.6 | 3.8 | mA |
|  | Supply Current IOV ${ }_{\text {CC }}$ | All Ranges (Code $=0$, All Channels) | $\bullet$ |  | 0.01 | 1 | $\mu \mathrm{A}$ |
|  | Supply Current $\mathrm{V}^{+}$ | All Ranges (Code $=0$, All Channels) | $\bullet$ |  | 385 | 500 | $\mu \mathrm{A}$ |
|  | Supply Current V ${ }^{-}$ | All Ranges (Code $=0$, All Channels) | $\bullet$ |  | 2.3 | 3.2 | mA |
|  | Supply Current V ${ }_{\text {DDo//12/3/4 }}$ | All Ranges (Code $=0$, per Channel) <br> 25mA Range (Code = Full-Scale, per Channel), (Note 10) <br> 200mA Range (Code = Full-Scale, per Channel), (Note 10) | $\stackrel{\bullet}{\bullet}$ |  | $\begin{gathered} \hline 0.7 \\ 26.5 \\ 204 \end{gathered}$ | $\begin{gathered} \hline 1.2 \\ 27.6 \\ 207 \end{gathered}$ | mA mA mA |
| ${ }_{\text {ISLEEP }}$ | Shutdown Current $\mathrm{V}_{\text {CC }}$ | (Note 11) | $\bullet$ |  | 1 | 10 | $\mu \mathrm{A}$ |
|  | Shutdown Current IOV ${ }_{\text {CC }}$ | (Note 11) | $\bullet$ |  | 0.01 | 1 | $\mu \mathrm{A}$ |
|  | Shutdown Current $\mathrm{V}^{+}$ | (Note 11) | $\bullet$ |  | 20 | 36 | $\mu \mathrm{A}$ |
|  | Shutdown Current V ${ }^{-}$ | (Note 11) | $\bullet$ |  | 30 | 59 | $\mu \mathrm{A}$ |
|  | Shutdown Current $V_{D D 0 / 1 / 2 / 3 / 4}$ | (Note 11) per Channel | $\bullet$ |  | 4.2 | 8.1 | $\mu \mathrm{A}$ |
| Monitor Mux |  |  |  |  |  |  |  |
|  | DC Output Impedance |  |  |  | 15 |  | k $\Omega$ |
|  | Leakage Current | Monitor Mux Disabled (High Impedance) | $\bullet$ |  | 0.1 | 1 | $\mu \mathrm{A}$ |
|  | Output Voltage Range | Monitor Mux Selected to Iouto-4 Pin Voltage | $\bullet$ | $\mathrm{V}^{-}$ |  | $\mathrm{V}^{+}$ | V |
|  | Continuous Current (Note 8) | Maximum Allowable Current | $\bullet$ |  |  | $\pm 1$ | mA |

TMI円C CHARACTERSTICS The o denotes the specifications which apply over the full operating junction temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$. Digital input low and high voltages are OV and $\mathrm{IO} \mathrm{V}_{\mathrm{CC}}$, respectively.

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}^{+}=\mathrm{V}_{\text {DDX }}=\mathrm{V}_{\text {CC }}=2.85 \mathrm{~V}$ to $5.5 \mathrm{~V}, 10 \mathrm{~V}_{\text {CC }}=2.85 \mathrm{~V}$ to $\mathrm{V}_{\text {CC }}$ |  |  |  |  |  |  |  |
| $\mathrm{t}_{1}$ | SDI Valid to SCK Setup |  | $\bullet$ | 6 |  |  | ns |
| $\mathrm{t}_{2}$ | SDI Valid to SCK Hold |  | $\bullet$ | 6 |  |  | ns |
| $\mathrm{t}_{3}$ | SCK HIGH Time |  | $\bullet$ | 9 |  |  | ns |
| $\mathrm{t}_{4}$ | SCK LOW Time |  | $\bullet$ | 9 |  |  | ns |
| $\mathrm{t}_{5}$ | $\overline{\mathrm{CS}} / L \mathrm{D}$ Pulse Width |  | $\bullet$ | 10 |  |  | ns |
| $\mathrm{t}_{6}$ | LSB SCK High to $\overline{C S} / L D$ High |  | $\bullet$ | 19 |  |  | ns |
| $\mathrm{t}_{7}$ | $\overline{\text { CS/LD Low to SCK High }}$ |  | $\bullet$ | 7 |  |  | ns |
| $\mathrm{t}_{8}$ | SDO Propagation Delay From SCK Falling Edge $C_{\text {LOAD }}=10 \mathrm{pF}$ | $\begin{aligned} & 4.5 \mathrm{~V} \leq 10 \mathrm{~V}_{C C} \leq \mathrm{V}_{C C} \\ & 2.85 \mathrm{~V} \leq 10 \mathrm{~V}_{C C}<4.5 \mathrm{~V} \end{aligned}$ | $\bullet$ |  |  | $\begin{aligned} & 20 \\ & 30 \end{aligned}$ | ns |

 temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$. Digital input low and high voltages are OV and $\mathrm{IO} \mathrm{V}_{\mathrm{CC}}$, respectively.

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{9}$ | CLR Pulse Width |  | $\bullet$ | 20 |  |  | ns |
| $\mathrm{t}_{10}$ | $\overline{\text { CS/LD High to SCK Positive Edge }}$ |  | $\bullet$ | 7 |  |  | ns |
| $\mathrm{t}_{12}$ | LDAC Pulse Width |  | $\bullet$ | 15 |  |  | ns |
| $\mathrm{t}_{13}$ | $\overline{\mathrm{CS}} / \mathrm{LD}$ High to LDAC High or Low Transition |  | $\bullet$ | 15 |  |  | ns |
|  | SCK Frequency | 50\% Duty Cycle | $\bullet$ |  |  | 50 | MHz |
| $\mathrm{t}_{14}$ | TGP High Time | (Note 8) | $\bullet$ | 1 |  |  | $\mu \mathrm{S}$ |
| $\mathrm{t}_{15}$ | TGP Low Time | (Note 8) | $\bullet$ | 1 |  |  | $\mu \mathrm{S}$ |

$\mathrm{V}^{+}=\mathrm{V}_{\mathrm{DDX}}=\mathrm{V}_{\mathrm{CC}}=2.85 \mathrm{~V}$ to $5.5 \mathrm{~V}, 1.71 \mathrm{~V} \leq 10 \mathrm{~V}_{\mathrm{CC}}<2.85 \mathrm{~V}$

| $\mathrm{t}_{1}$ | SDI Valid to SCK Setup |  | $\bullet$ | 7 |  | ns |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{2}$ | SDI Valid to SCK Hold |  | $\bullet$ | 7 |  | ns |
| $\mathrm{t}_{3}$ | SCK HIGH Time |  | $\bullet$ | 30 |  | ns |
| $\mathrm{t}_{4}$ | SCK LOW Time |  | $\bullet$ | 30 |  | ns |
| $\mathrm{t}_{5}$ | $\overline{\mathrm{CS}} / \mathrm{LD}$ Pulse Width |  | $\bullet$ | 15 |  | ns |
| $\mathrm{t}_{6}$ | LSB SCK High to $\overline{C S} / L D$ High |  | $\bullet$ | 19 |  | ns |
| ${ }^{\mathrm{t}_{7}}$ | $\overline{\mathrm{CS}} / \mathrm{LD}$ Low to SCK High |  | $\bullet$ | 7 |  | ns |
| $\mathrm{t}_{8}$ | SDO Propagation Delay From SCK Falling Edge | $C_{\text {LOAD }}=10 \mathrm{pF}$ | $\bullet$ |  | 60 | ns |
| t9 | CLR Pulse Width |  | $\bullet$ | 30 |  | ns |
| $\mathrm{t}_{10}$ | $\overline{\text { CS/LD High to SCK Positive Edge }}$ |  | $\bullet$ | 7 |  | ns |
| $\mathrm{t}_{12}$ | LDAC Pulse Width |  | $\bullet$ | 15 |  | ns |
| $\mathrm{t}_{13}$ | $\overline{\mathrm{CS}} / \mathrm{LD}$ High to LDAC High or Low Transition |  | $\bullet$ | 15 |  | ns |
|  | SCK Frequency | 50\% Duty Cycle | $\bullet$ |  | 15 | MHz |
| $\mathrm{t}_{14}$ | TGP High Time | (Note 8) | $\bullet$ | 1 |  | $\mu \mathrm{S}$ |
| $\mathrm{t}_{15}$ | TGP Low Time | (Note 8) | $\bullet$ | 1 |  | $\mu \mathrm{S}$ |

Note 1: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.
Note 2: All voltage values are with respect to GND.
Note 3: Offset current is measured at code 384 for LTC2662-16 and at code 24 for LTC2662-12. Linearity is defined from code 384 to code 65,535 for LTC2662-16; and from code 24 to code 4095 for LTC2662-12.
Note 4: For $\mathrm{I}_{\text {FS }}=300 \mathrm{~mA}, \mathrm{R}_{\text {LOAD }}=10 \Omega ; \mathrm{I}_{F S}=200 \mathrm{~mA}, \mathrm{R}_{\mathrm{LOAD}}=15 \Omega$; $\mathrm{I}_{\text {FS }}=100 \mathrm{~mA}, \mathrm{R}_{\text {LOAD }}=30 \Omega ; \mathrm{I}_{\text {FS }}=50 \mathrm{~mA}, \mathrm{R}_{\text {LOAD }}=50 \Omega ; \mathrm{I}_{\text {FS }}=25 \mathrm{~mA}$, $R_{\text {LOAD }}=100 \Omega ; I_{F S}=12.5 \mathrm{~mA}, R_{L O A D}=200 \Omega ; I_{F S}=6.25 \mathrm{~mA}$, $R_{\text {LOAD }}=400 \Omega ; \mathrm{I}_{\text {FS }}=3.125 \mathrm{~mA}, \mathrm{R}_{\text {LOAD }}=800 \Omega$
Note 5: $I_{F S}=200 \mathrm{~mA}, \mathrm{R}_{\text {LOAD }}=15 \Omega$; DC crosstalk is measured with a 100 mA to 200 mA current step on all 4 aggressor channels. Total Power Dissipation change is $4 \times 50 \mathrm{~mW}=200 \mathrm{~mW}$. Monitor channel is held at $3 / 4$ ${ }^{*} I_{\text {Fs }}$ or 150 mA .

Note 6: DAC-to-DAC crosstalk is the glitch that appears at the output of one DAC due to a 100 mA to 200 mA step change in an adjacent DAC channel. The measured DAC is at mid-scale $(100 \mathrm{~mA}) .200 \mathrm{~mA}$ range, internal reference, $\mathrm{V}_{\mathrm{DDX}}=5 \mathrm{~V}, \mathrm{~V}^{-}=-5 \mathrm{~V}$.
Note 7: Temperature coefficient is calculated by first computing the ratio of the maximum change in output voltage to the nominal output voltage. The ratio is then divided by the specified temperature range.
Note 8: Guaranteed by design and not production tested.
Note 9: $V_{D D X}=5 \mathrm{~V}$ (3.125mA range); $V_{D D X}=4 V\left(200 \mathrm{~mA}\right.$ range); $\mathrm{V}^{-}=-5 \mathrm{~V}$ for all ranges. For large current output steps, internal thermal effects result in a final settling tail. In most cases the tail is too small to affect settling to $\pm 0.024 \%$, but several milliseconds may be needed for full settling to the $\pm 0.0015 \%$ level. For best results, always solder the exposed pad (pin 33) to a solid GND plane, and set $\mathrm{V}_{D D X}$ as low as practicable for each channel to reduce power dissipation in the part. The listed results were obtained using a DC2692 demo circuit with no additional heatsinks.
Note 10: Single Channel at Specified Output.
Note 11: Digital Inputs at OV or IOVCC.
Note 12: Internal reference mode. Load is $15 \Omega(200 \mathrm{~mA}$ range) or $800 \Omega$ ( 3.125 mA range) in parallel with 100 pF terminated to GND.

## TYPICAL PERFORMANCE CHARACTERISTICS




Settling 0 to $\mathbf{3 . 1 2 5 m A}$ Step

$\mathrm{t}_{\text {SETTLE }}=6.1 \mu \mathrm{~s}$ TO $\pm 0.024 \%, 19.2 \mu \mathrm{~s}$ TO $\pm 0.0015 \%$ AVERAGE OF 8192 EVENTS

## Settling 145mA to 155mA Step


$\mathrm{t}_{\text {SETTLE }}=3.5 \mu \mathrm{~s} \mathrm{TO} \pm 0.024 \%, 7.7 \mu \mathrm{~s} \mathrm{TO} \pm 0.0015 \%$ AVERAGE OF 1024 EVENTS

Reference Output vs Temperature


Full-Scale Current Error vs Temperature


Settling 0 to 200mA Step


200 mA RANGE; $\mathrm{R}_{\mathrm{LOAD}}=15 \Omega$
$\mathrm{t}_{\text {SETTL }}=4.5 \mu \mathrm{~S}$ TO $\pm 0.024 \%, 8.7 \mathrm{~ms} \mathrm{TO} \pm 0.0015 \%$ $\mathrm{t}_{\text {SETTLE }}$ MEASURED AT $\mathrm{V}_{\text {DDX }}=4 \mathrm{~V}$ TO MINIMIZE THERMAL SETTLING TAILS

Dropout Voltage vs Current Range


## LTC2662

TYPICAL PERFORMANCG CHARACTERISTICS





Large Signal Response


200 mA RANGE; RLOAD $=15 \Omega$


CH1: 200mA RANGE, I IOUT1 $=100 \mathrm{~mA}$
CHO: 200 mA RANGE, 100 mA TO 200 mA STEP [RISING TRANSITION]
ALL CHANNELS RLOAD $=15 \Omega, C_{\text {LOAD }}=0$

LTC2662-12
Integral Nonlinearity (INL)


Current Noise Density vs Frequency


RL AND C C ARE PARALLEL OUTPUT LOADS NOISE FOR $C_{L}=10 \mu F$ AND $C_{L}=1 \mu F$ DERIVED FROM $C_{L}=0$ DATA

## LTC2662-12

Differential Nonlinearity (DNL)


## PIn fUnCTIOnS

GND (Pins 1, 8, 14, 32): Ground. These pins and the exposed pad (pin 33) must be tied directly to a solid ground plane.

TGP (Pin 2): Asynchronous Toggle Pin. A falling edge updates the DAC register with data from input register A. A rising edge updates the DAC register with data from input register B. Toggle operations only affect those DAC channels with their toggle select bit (Tx) set to 1. Tie the TGP pin to $I O V_{\text {CC }}$ if toggle operations are to be done through software. Tie the TGP pin to GND if not using toggle operations. Logic levels are determined by IOV ${ }_{\text {CC }}$.
SDI (Pin 3): Serial Data Input. Data on SDI is clocked into the DAC on the rising edge of SCK. The LTC2662 accepts input word lengths of 24,32 or multiples of 32 bits. Logic levels are determined by $10 \mathrm{~V}_{\mathrm{CC}}$.

SDO (Pin 4): Serial Data Output. The serial output of the 32-bit shift register appears at the SDO pin. The data transferred to the device via the SDI pin is delayed 32 SCK rising edges before being output at the next falling edge. Can be used for data echo readback or daisy-chain operation. The SDO pin becomes high impedance when $\overline{\mathrm{CS}} / \mathrm{LD}$ is high. Logic levels are determined by IOV CC.
SCK (Pin 5): Serial Clock Input. Logic levels are determined by IOV ${ }_{\text {Cc }}$.
$\overline{\text { CS/LD (Pin 6): Serial Interface Chip Select/Load Input. }}$ When $\overline{C S} / L D$ is low, SCK is enabled for shifting SDI data into the register. In addition, SDO is enabled when $\overline{C S} / L D$ is low. When $\overline{C S} / L D$ is taken high, SDO and SCK are disabled and the specified command (see Table 1) is executed. Logic levels are determined by IOV $\mathrm{VC}_{\text {. }}$.
$\overline{\text { LDAC }}$ (Pin 7): Active Low Asynchronous DAC Update Pin. This pin allows updates independent of SPI timing. If $\overline{C S} / L D$ is high, a falling edge on $\overline{\text { DAC }}$ updates all DAC registers with the contents of the input registers. $\overline{\text { LDAC }}$ is gated by $\overline{\mathrm{CS}} / \mathrm{LD}$ and has no effect if $\overline{\mathrm{CS}} / \mathrm{LD}$ is low. Logic levels are determined by $I O V_{C C}$.
If not used, tie $\overline{L D A C}$ to $I O V_{C C}$.
REFLO (Pin 9): Reference Low. Signal ground for the reference. Tie directly to GND.

REF (Pin 10): Reference Input/Output. The voltage at the REF pin proportionally scales the full-scale output current of each DAC output channel. By default, the internal 1.25 V reference is routed to this pin. This pin must be buffered when driving external DC load currents. If the reference is disabled (see Reference Modes in the Operation section), its output is disconnected and the REF pin becomes a high impedance input which will accept a precision external reference. For low noise and reference stability, tie a capacitor from this pin to GND. The value must be less than $\mathrm{C}_{\text {REFCOMP }}$, where $\mathrm{C}_{\text {REFCOMP }}$ is the capacitance tied to the REFCOMP pin. The allowable external reference input range is 1.225 V to 1.275 V .
REFCOMP (Pin 11): Internal Reference Compensation Pin. For low noise and reference stability, tie a $0.1 \mu \mathrm{~F}$ capacitor from this pin to GND. Tying REFCOMP to GND causes the part to power up with the internal reference disabled, allowing the use of an external reference at start-up.
FSADJ (Pin 12): Full-Scale current Adjust pin. This pin can be used in one of two ways to produce either nominal, internally-calibrated output ranges, or incrementallytunable ranges. In either case, the reference voltage $\mathrm{V}_{\text {REF }}$ is forced across a resistor R RSADJ to define a reference current that scales the outputs for all ranges and channels. Full-scale currents are proportional to the voltage at REF (pin 10) and inversely proportional to RFSADJ.
If FSADJ is tied to $V_{C C}$, an internal $R_{F S A D J}(20 k)$ is selected, resulting in nominal output ranges. An external resistor of 19 k to 41 k can be used instead by simply connecting the resistor between FSADJ and GND. In this case the external resistor controls the scaling of ranges, and the internal resistor is automatically disconnected. See Table 3 for details.

When using an external resistor, FSADJ is sensitive to stray capacitance; the pin should be compensated with a snubber network consisting of a series combination of 1 k and $1 \mu \mathrm{~F}$, connected in parallel to RFSADJ. With the recommended compensation, the pin is stable driving stray capacitance of up to 50pF.

## PIn functions

$\mathbf{V}_{\text {CC }}$ (Pin 13): Analog Supply Voltage. $2.85 \mathrm{~V} \leq \mathrm{V}_{\text {CC }} \leq 5.5 \mathrm{~V}$. Bypass to GND with a $1 \mu \mathrm{~F}$ capacitor.
$\mathbf{V}^{-}$(Pins 15, 26): Negative Supply Voltage. $-15.75 \mathrm{~V} \leq \mathrm{V}^{-}$ $\leq$ GND. Bypass to GND with a $1 \mu \mathrm{~F}$ capacitor unless $\mathrm{V}^{-}$is connected to GND.
OUTO to OUT4 (Pins 24, 23, 20, 19, 16): DAC Analog Current Outputs. Each current output pin has a dedicated analog supply pin $V_{D D 0}$ to $V_{D D 4}$. The operational voltage level range at these pins is $\mathrm{V}^{-} \leq \mathrm{V}_{\text {OUTX }} \leq \mathrm{V}_{\mathrm{DDX}}$.
$V_{D D 0}$ to $V_{D D 4}$ (Pins 25, 22, 21, 18, 17): Output Supply Voltages. $2.85 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD} 0 / 1 / 2 / 3 / 4} \leq \mathrm{V}^{+}$. These five positive supply inputs provide independent supplies for each of the five DAC current output pins OUTO to OUT4 respectively. Bypass each supply input to GND separately with a $1 \mu \mathrm{~F}$ capacitor.
$\mathrm{V}^{+}$(Pin 27): Positive Supply Voltage. $2.85 \mathrm{~V} \leq \mathrm{V}^{+} \leq \mathrm{V}^{-}$ $+33 \mathrm{~V} . \mathrm{V}^{+}$must always be greater than or equal to the largest of the five DAC positive supply voltages $V_{D D 0}$ to $\mathrm{V}_{\mathrm{DD} 4}$ and $\mathrm{V}_{\mathrm{CC}}$. The supply voltage difference $\left(\mathrm{V}^{+}-\mathrm{V}^{-}\right)$ can-not exceed 33V maximum. Bypass to GND with a $1 \mu \mathrm{~F}$ capacitor.

MUX (Pin 28): Analog Multiplexer Output. Pin voltages and currents can be monitored by measuring the voltage at the MUX pin. When the mux is disabled, this pin becomes high impedance. The available mux selections are given in Table 4.
IOV CC (Pin 29): Digital Input/Output Supply Voltage. $1.71 \mathrm{~V} \leq \mathrm{IOV}_{C C} \leq \mathrm{V}_{C C}+0.3 \mathrm{~V}$. Bypass to GND with a $0.1 \mu \mathrm{~F}$ capacitor.

FAULT (Pin 30): Active-Low Fault Detection Pin. This open-drain N -channel output pulls low when any valid fault condition is detected. This pin is released on the next $\overline{\mathrm{CS}} / \mathrm{LD}$ rising edge. A pull-up resistor is required.

CLR (Pin 31): Active-Low Asynchronous Clear Input. A logic low at this level-triggered input clears the part to the default reset code and output range which is zero-scale and high impedance (Hi-Z) outputs. The control registers are cleared to zero. Logic levels are determined by $I O V_{C C}$.
EXPOSED PAD (Pin 33): Ground. Solder this pad directly to the analog ground plane.

## BLOCK DIAGRAM



## timing piagrams



Figure 1. Serial Interface Timing

(2b) 24-Bit Load Sequence
Figure 2. LTC2662-16 Load Sequences

## OPERATION

The LTC2662 is a family of five-channel, current source output digital-to-analog converters (DACs) with selectable output ranges, precision reference and a high-voltage multiplexer (MUX) for surveying the channel output voltages and currents. Each output draws its current from a separate dedicated positive supply pin that accepts voltages of 2.85 V to 33 V , allowing optimization of power dissipation and headroom for a wide range of loads. Internal $12 \Omega$ switches allow any output pin to be connected to an optional negative $\mathrm{V}^{-}$supply voltage and sink up to 80 mA .

## Power-On-Reset

The outputs reset to a high-impedance state on power up, making system initialization consistent and repeatable. After power-on initialization, select the output range via SPI bus using Tables 1, 2 and 3.

## Power Supply Sequencing and Start-Up

The supplies ( $\mathrm{V}_{\mathrm{CC}}, \mathrm{IO}_{\mathrm{CC}}, \mathrm{V}^{+}, \mathrm{V}^{-}$and $\mathrm{V}_{\mathrm{DDO}}$ to $\mathrm{V}_{\mathrm{DD} 4}$ ) may be powered up in any convenient order. If an external reference is used, do not allow the input voltage at REF to rise above $\mathrm{V}_{\mathrm{CC}}+0.3 \mathrm{~V}$ during supply turn-on and turn-off sequences (see the Absolute Maximum Ratings section).

After start-up, IOV ${ }_{\text {CC }}$ should be within $\mathrm{V}_{\text {CC }}$; and no supply should exceed $\mathrm{V}^{+}$. DC reference voltages of 1.225 V to 1.275 V are acceptable.

Supply bypassing is critical to achieving the best possible performance. Use at least $1 \mu \mathrm{~F}$ of low-ESR capacitance to ground on all supply pins and locate as close to the device as possible. A $0.1 \mu \mathrm{~F}$ capacitor may be used for $\mathrm{IO} \mathrm{V}_{\text {CC }}$.

Table 1. Command Codes

| COMMAND |  |  |  |  |
| :---: | :---: | :---: | :---: | :--- |
| C3 | C2 | C1 | CO |  |
| 0 | 0 | 0 | 0 | Write Code to $n$ |
| 1 | 0 | 0 | 0 | Write Code to All |
| 0 | 1 | 1 | 0 | Write Span to n |
| 1 | 1 | 1 | 0 | Write Span to All |
| 0 | 0 | 0 | 1 | Update n (Power Up) |
| 1 | 0 | 0 | 1 | Update All (Power Up) |
| 0 | 0 | 1 | 1 | Write Code to n, Update $n$ (Power Up) |
| 0 | 0 | 1 | 0 | Write Code to $n$, Update All (Power Up) |
| 1 | 0 | 1 | 0 | Write Code to All, Update All (Power Up) |
| 0 | 1 | 0 | 0 | Power Down $n$ |
| 0 | 1 | 0 | 1 | Power Down Chip |
| 1 | 0 | 1 | 1 | Monitor Mux |
| 1 | 1 | 0 | 0 | Toggle Select |
| 1 | 1 | 0 | 1 | Global Toggle |
| 0 | 1 | 1 | 1 | Config Command |
| 1 | 1 | 1 | 1 | No Operation |

Table 2. DAC Addresses, n

| ADDRESS |  |  |  |  |
| :---: | :---: | :---: | :---: | :--- |
| A3 | A2 | A1 | A0 |  |
| 0 | 0 | 0 | 0 | DAC 0 |
| 0 | 0 | 0 | 1 | DAC 1 |
| 0 | 0 | 1 | 0 | DAC 2 |
| 0 | 0 | 1 | 1 | DAC 3 |
| 0 | 1 | 0 | 0 | DAC 4 |

Note: Any DAC address code used other than the codes given above in Table 2 will cause the command to be ignored.

## Data Transfer Functions

The DAC input-to-output transfer functions for all resolutions and output ranges greater than or equal to 25 mA are shown in Figure 3. The input code is in straight binary format for all ranges.

## OPERATION



Figure 3. Transfer Function

## Serial Interface

When the $\overline{C S} / L D$ pin is taken low, the data on the SDI pin is loaded into the shift register on the rising edge of the clock (SCK pin). The 4 -bit command, C3-C0, is loaded first, followed by the 4-bit DAC address, A3-A0, and finally the 16 -bit data word in straight binary format. For the LTC2662-16, the data word comprises the 16-bit input code, ordered MSB-to-LSB. For the LTC2662-12, the data word comprises the 12-bit input code, ordered MSB-to-LSB, followed by four don't-care bits. Data can only be transferred to the LTC2662 when the CS/LD signal is low. The rising edge of $\overline{\mathrm{CS}} / \mathrm{LD}$ ends the data transfer and causes the device to carry out the action specified in the 24-bit input word.
While the minimum input word is 24 bits, it may optionally be extended to 32 bits. To use the 32 -bit word width,

8 don't-care bits must be transferred to the device first, followed by the 24-bit word, as just described. The 32-bit word is required for daisy-chain operation. It also provides accommodation for processors that have a minimum word width of 16 or more bits. The complete 24 -bit and 32 -bit sequences are shown in Figure 2 a and Figure 2 b . Note that the Fault Register outputs appear on the SDO pin for either word width.

## Input and DAC Registers

The LTC2662 has five internal registers for each DAC, in addition to the main shift register. Each DAC channel has two sets of double-buffered registers: one set for the code data, and one set for the span (output range) of the DAC. Double buffering provides the capability to simultaneously update the span and code, which allows smooth current transitions when changing output ranges. It also permits the simultaneous updating of multiple DACs.
Each set of double-buffered registers comprises an input register and a DAC register:

- Input Register: The write operation shifts data from the SDI pin into a chosen register. The input registers are holding buffers; write operations do not affect the DAC outputs
In the code data path, there are two input registers, $A$ and $B$, for each DAC register. Register $B$ is an alternate register used only in the toggle operation, while register $A$ is the default input register
- DAC Register: The update operation copies the contents of an input register to its associated DAC register. The content of a DAC register directly controls the DAC output current or range. The update operation also powers up the selected DAC if it had been in power-down mode.
Note that updates always refresh both code and span data, but the values held in the DAC registers remain unchanged unless the associated input register values have been changed via a write operation. For example, if a new code is written and the channel is updated, the code is updated while the span is refreshed unchanged. A channel update can come from a serial update command, an LDAC negative pulse or a toggle operation.


## OPERATION

## Output Ranges and SoftSpan Operation

The LTC2662 is a five-channel current DAC with selectable output ranges. The full set of current output ranges is only available through SPI programming.
Figure 5 shows a simplified diagram of a single channel of the LTC2662. The full-scale current range of the LTC2662 is selected via four control bits $\mathrm{S}(3: 0)$ on a per channel basis. Also provided is the ability to provide an external reference or to use a precision external resistor at pin FSADJ to reduce the overall gain drift over temperature of the LTC2662.

The LTC2662 initializes at power-on with all channel outputs (OUTO to OUT4) at Hi-Z. The range and code of each channel are then fully programmable through SoftSpan as given in Table 3.
Each channel has a set of double-buffered registers for range information. Program the span input register using the write span $n$ or write span all commands (0110b and 1110b, respectively). Figure 4 shows the syntax, and Table 3 shows the span codes and ranges.
As with the double-buffered code registers, update operations copy the span input registers to the associated span DAC registers.

## Table 3. Span Codes

| S3 | S2 | S1 | S0 | OUTPUT RANGE |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | External R RSADJ | FSADJ $=\mathrm{V}_{\text {CC }}$ |
| 0 | 0 | 0 | 0 | (Hi-Z) |  |
| 0 | 0 | 0 | 1 | $50 \cdot V_{\text {REF }} / R_{\text {FSADJ }}$ | 3.125 mA |
| 0 | 0 | 1 | 0 | $100 \cdot V_{\text {REF }} / \mathrm{R}_{\text {FSADJ }}$ | 6.25 mA |
| 0 | 0 | 1 | 1 | $200 \cdot V_{\text {REF }} / R_{\text {FSADJ }}$ | 12.5 mA |
| 0 | 1 | 0 | 0 | $400 \cdot V_{\text {REF }} / \mathrm{R}_{\text {FSADJ }}$ | 25 mA |
| 0 | 1 | 0 | 1 | $800 \cdot V_{\text {REF }} / \mathrm{R}_{\text {FSADJ }}$ | 50 mA |
| 0 | 1 | 1 | 0 | $1600 \cdot V_{\text {REF }} / \mathrm{R}_{\text {FSADJ }}$ | 100 mA |
| 0 | 1 | 1 | 1 | 3200 - $\mathrm{V}_{\text {REF }} / \mathrm{R}_{\text {FSADJ }}$ | 200 mA |
| 1 | 1 | 1 | 1 | $4800 \cdot \mathrm{~V}_{\text {REF }} / \mathrm{R}_{\text {FSADJ }}$ | 300 mA |
| 1 | 0 | 0 | 0 | (Switch to $\mathrm{V}^{-}$) |  |

As shown in Table 3, there are two additional selections (code 0000 and code 1000) which place the output(s) in a high impedance ( $\mathrm{Hi}-\mathrm{Z}$ ) mode or in a mode where a low on-resistance ( $\leq 12 \Omega$ ) NMOS device shunts the DAC output to the negative supply $\mathrm{V}^{-}$. When the NMOS device is enabled, the OUTX pin driver is disabled for that channel(s). Span codes not listed in Table 3 default to the Hi-Z output range.

## Monitor Mux

The LTC2662 includes a high voltage multiplexer (mux) for monitoring both the voltages and currents at the five current output pins (OUTO to OUT4). Additionally, the output supply voltages ( $\mathrm{V}_{\mathrm{DDO}}$ to $\mathrm{V}_{\mathrm{DD} 4}$ ), the positive/negative supplies $\mathrm{V}^{+} / \mathrm{V}^{-}$, core supply $\mathrm{V}_{\mathrm{CC}}$, reference voltage $\mathrm{V}_{\text {REF }}$ and die temperature can all be monitored.

The MUX pin is intended for use with high impedance inputs only; the impedance at the pin is typically $15 \mathrm{k} \Omega$. Continuous DC output current at the MUX pin must be limited to $\pm 1 \mathrm{~mA}$ to avoid damaging internal circuitry.
The operating range of the mux extends rail-to-rail from $\mathrm{V}^{-}$ to $\mathrm{V}^{+}$; its output is disabled (high impedance) at power-up.

The syntax and codes for the mux command are shown in Figure 6 and Table 4.

## Current Measurement Using the Mux

Measure the current of any output pin by using the mux command (1011b) along with one of the mux current measurement codes from Table 4. The mux responds by outputting a voltage proportional to the actual output current. The proportionality factor is given by the following equation:

$$
\begin{equation*}
\mathrm{I}_{\text {OUTX }}=\mathrm{I}_{\mathrm{FS}} \cdot \mathrm{~V}_{\mathrm{MUX}} / V_{\mathrm{REF}} \tag{1}
\end{equation*}
$$

The $V_{\text {MUX }}$ pin voltage has the same excellent linearity as the current outputs, but calibrating for slope error $( \pm 15 \%$ FSR) is necessary for accurate results. $\pm 1 \%$ FSR accuracy is easily achievable with a one- or two-point calibration.


Figure 4. Write Span Syntax

## LTC2662

## operation



Figure 5. LTC2662 Single Channel Simplified Diagram


Figure 6. Mux Command

Note that for a given $\mathrm{V}_{\text {REF }}$ and DAC code, $\mathrm{V}_{\text {MUX }}$ is constant and does not vary by range; but full-scale current I IFS has a different value for each output range. If the channel's range is set to $\mathrm{Hi}-\mathrm{Z}$ or Short-to- $\mathrm{V}^{-}$, or if it is in dropout (flagged by fault register bits FRO to FR4), the voltage is not representative of the pin current.

## Die Temperature Measurement Using the Mux

Measure the die temperature by using the mux command along with mux control code 01010b. The $\mathrm{V}_{\mathrm{MUX}}$ pin voltage in this case is linearly related to the die temperature by a temperature coefficient of $-3.7 \mathrm{mV} /{ }^{\circ} \mathrm{C}$. The measured junction temperature $T_{j}$ is then

$$
\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}+\left(1.4 \mathrm{~V}-\mathrm{V}_{\mathrm{MUX}}\right) /\left(3.7 \mathrm{mV} /{ }^{\circ} \mathrm{C}\right)
$$

If needed, the temp monitor can be calibrated by measuring the initial temperature and voltage, and then substituting these values for $25^{\circ} \mathrm{C}$ and 1.4 V , respectively, in the equation.

## Monitor Mux Pre-Charge Considerations

The analog multiplexer in the LTC2662 is unbuffered. This obviates error terms from amplifier offsets; but without buffers, the high-impedance current outputs could be disturbed due to charge transfer at the moment when the MUX pin is connected. The LTC2662 contains circuitry that suppresses charging glitches on the output pins (OUTO to OUT4) by pre-charging the MUX pin before connecting it to the output.

## OPERATION

Table 4. Monitor Mux Control Codes

| M4 | M3 | M2 | M1 | MO | MUX PIN OUTPUT | NOTES: |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 | Disabled (Hi-Z) |  |
| 0 | 0 | 0 | 0 | 1 | OUTO Current Measurement | $\mathrm{I}_{\text {OUT0 }}=\mathrm{I}_{\text {FS }} \cdot \mathrm{V}_{\text {MUX }} / \mathrm{V}_{\text {REF }}$ |
| 0 | 0 | 0 | 1 | 0 | OUT1 Current Measurement | $\mathrm{I}_{\text {OUT1 }}=\mathrm{I}_{\text {FS }} \cdot \mathrm{V}_{\text {MUX }} / \mathrm{V}_{\text {REF }}$ |
| 0 | 0 | 0 | 1 | 1 | OUT2 Current Measurement | $\mathrm{I}_{\text {OUT2 }}=\mathrm{I}_{\text {FS }} \cdot \mathrm{V}_{\text {MUX }} / \mathrm{V}_{\text {REF }}$ |
| 0 | 0 | 1 | 0 | 0 | OUT3 Current Measurement | $\mathrm{I}_{\text {OUT3 }}=\mathrm{I}_{\text {FS }} \cdot \mathrm{V}_{\text {MUX }} / \mathrm{V}_{\text {REF }}$ |
| 0 | 0 | 1 | 0 | 1 | OUT4 Current Measurement | $\mathrm{I}_{\text {OUT4 }}=\mathrm{I}_{\text {FS }} \bullet \mathrm{V}_{\text {MUX }} / \mathrm{V}_{\text {REF }}$ |
| 0 | 0 | 1 | 1 | 0 | $V_{C C}$ |  |
| 0 | 1 | 0 | 0 | 0 | $V_{\text {REF }}$ |  |
| 0 | 1 | 0 | 0 | 1 | $V_{\text {REFLO }}$ | DAC Reference GND |
| 0 | 1 | 0 | 1 | 0 | Die Temperature, T | $\mathrm{T}=25^{\circ} \mathrm{C}+\left(1.4 \mathrm{~V}-\mathrm{V}_{\text {MUX }}\right) /\left(0.0037 \mathrm{~V} /{ }^{\circ} \mathrm{C}\right)$ |
| 1 | 0 | 0 | 0 | 0 | $V_{\text {DD0 }}$ |  |
| 1 | 0 | 0 | 0 | 1 | $V_{\text {DD1 }}$ |  |
| 1 | 0 | 0 | 1 | 0 | $\mathrm{V}_{\mathrm{DD} 2}$ |  |
| 1 | 0 | 0 | 1 | 1 | $\mathrm{V}_{\text {DD3 }}$ |  |
| 1 | 0 | 1 | 0 | 0 | $\mathrm{V}_{\text {DD4 }}$ |  |
| 1 | 0 | 1 | 0 | 1 | $\mathrm{V}^{+}$ |  |
| 1 | 0 | 1 | 1 | 0 | $\mathrm{V}^{-}$ |  |
| 1 | 0 | 1 | 1 | 1 | GND |  |
| 1 | 1 | 0 | 0 | 0 | OUTO Pin Voltage |  |
| 1 | 1 | 0 | 0 | 1 | OUT1 Pin Voltage |  |
| 1 | 1 | 0 | 1 | 0 | OUT2 Pin Voltage |  |
| 1 | 1 | 0 | 1 | 1 | OUT3 Pin Voltage |  |
| 1 | 1 | 1 | 0 | 0 | OUT4 Pin Voltage |  |

Due to the pre-charge behavior, the mux output becomes valid approximately $7 \mu \mathrm{~s}$ after the Mux command is given ( $\overline{\mathrm{CS}} / \mathrm{LD}$ rising). Residual charging transients can be further reduced by adding capacitance to the output pins if needed. Do not add capacitance to the MUX pin, as this potentially increases the disturbance to the outputs during mux switching. Up to 100 pF on the MUX pin is allowable.

## Toggle Operations

Some systems require that the DAC outputs switch repetitively between two output levels (i.e. switching between an 'on' and 'off' state). The LTC2662 toggle function facilitates these kinds of operations by providing two input registers ( $A$ and $B$ ) per DAC channel.

Toggling between $A$ and $B$ is controlled by three signals. The first of these is the toggle select command, which acts on the data field of 5 bits, each of which controls a single channel (see Figure 7). The second is the global toggle command, which controls all selected channels using the global toggle bit TGB (see Figure 8). Finally, the TGP pin allows the use of an external clock or logic signal to toggle the DAC outputs between A and B. The signals from these controls are combined as shown in Figure 9.
If the toggle function is not needed, tie TGP (Pin 2) to ground and leave the toggle select register in its poweron reset state (cleared to zero). Input registers A then function as the sole input registers, and registers B are not used.

## operation

## Toggle Select Register (TSR)

The toggle select command (1100b) syntax is shown in Figure 7. Each bit in the 5-bit TSR data field controls the DAC channel of the same name: TO controls channel 0 , T1 channel $1 \ldots$ and T 4 controls channel 4.

The toggle select bits (T0, T1 ... T4) have a dual function. First, each toggle select bit controls which input register (A or B) receives data from a write-code operation. When the toggle select bit of a given channel is high, write-code operations are directed to input register B of the addressed channel. When the bit is low, write-code operations are directed to input register A. Secondly, each toggle select bit enables the corresponding channel for a toggle operation.

## Writing to Input Registers A and B

Having chosen channels to toggle, write the desired codes to input registers A for the chosen channels; then set the channels' toggle select bits using the toggle select command; and finally, write the desired codes to input registers B. Once these steps are completed, the channels are ready to toggle. For example, to set up channel 3 to toggle between codes 4096 and 4200:

1) Write code channel 3 (code $=4096$ ) to register A 000000110001000000000000
2) Toggle select (set bit T3) 110000000000000000001000
3) Write code channel 3 (code $=4200$ ) to register $B$ 000000110001000001101000

The write code of step (3) is directed to register $B$ because in step (2), bit T3 was set to 1 . Channel 3 now has input registers $A$ and $B$ holding the two desired codes, and is prepared for the toggle operation.
Note: After writing to register B, the code for register A can still be changed. The state of the Toggle Select bit determines to which register ( A or B ) a write is directed.
First, toggle select bit T 3 has to be reset to 0 :

$$
110000000000000000000000
$$

Then write the new register A code. Let's say the new code is 4300 , so the instruction would be:

## 000000110001000011001100

After that, set toggle select bit T3 to 1 again [step 2 above]. It is not necessary to write to register B again; channel 3 is ready for the toggle operation.

## Toggling Between Registers A and B

Once input registers $A$ and $B$ have been written to for all desired channels and the corresponding toggle-select bits are set high, as in the previous example, the channels are ready for toggling.
The LTC2662 supports three types of toggle operations: a first in which all selected channels are toggled together using the SPI port; a second in which all selected channels are toggled together using an external clock or logic signal; and a third in which any combination of channels can be instructed to update from either input register A or B.


Figure 7. Toggle Select Syntax


Figure 8. Global Toggle Syntax

## OPERATION



Figure 9. Conceptual Block Diagram—Toggle Functionality

The internal toggle-update circuit is edge triggered, so only transitions (of TGB or TGP) trigger an update from the respective input register.
To toggle all selected channels together using the SPI port, ensure the TGP pin is high and that the bits in the toggle select register corresponding to the desired channels are also high. Use the global command (1101b) to alternate codes, sequentially changing the global toggle bit TGB (see Figure 8). Changing TGB from 1 to 0 updates the DAC registers from their respective input registers A. Changing TGB from 0 to 1 updates the DAC registers from their respective input registers B. Note that in this way up to 5 channels may be toggled with just one serial command.

To toggle all selected channels using an external logic signal, ensure that the TGB bit in the global toggle register is high and that in the toggle select register, the bits corresponding to the desired channels are also high. Apply a clock or logic signal to the TGP pin to alternate codes. TGP falling edges update the DAC registers from their associated input registers A. TGP rising edges update the DAC registers from their associated input registers B. Note that once the input registers are set up, all toggling is triggered by the signal applied to the TGP pin, with no further SPI instructions needed.

To cause any combination of channels to update from either input register $A$ or $B$, ensure the TGP pin is high and that the TGB bit in the global toggle register is also high. Using the toggle select command set the toggle

## operation

select bits as needed to select the input register (A or B) with which each channel is to be updated. Then update all channels, either by using the serial command (1001b) or by applying a negative pulse to the LDAC pin. Any channels whose toggle select bits are 0 update from input register $A$, while channels whose toggle select bits are 1 update from input register B (see Figure 9). By alternating toggle select and update operations, up to 5 channels can be simultaneously switched to $A$ or $B$ as needed.

## Daisy-Chain Operation

The serial output of the shift register appears at the SDO pin. Data transferred to the device from the SDI input is delayed 32 SCK rising edges before being output at the next SCK falling edge, suitable for clocking into the microprocessor on the next 32 SCK rising edges.
The SDO output can be used to facilitate control of multiple serial devices from a single 3-wire serial port (i.e. SCK, SDI and $\overline{C S} / L D)$. Such a daisy-chain series is configured by connecting the SDO of each upstream device to the SDI of the next device in the chain. The shift registers of the devices are thus connected in series, effectively forming a single input shift register which extends through the entire chain. Because of this, the devices can be addressed and controlled individually by simply concatenating their input words; the first instruction addresses the last device in the chain and so forth. The SCK and $\overline{\mathrm{CS}} / \mathrm{LD}$ signals are common to all devices in the series.
In use, $\overline{\mathrm{CS}} / \mathrm{LD}$ is first taken low. Then, the concatenated input data is transferred to the chain, using the SDI of the first device as the data input. When the data transfer is complete, $\overline{\mathrm{CS}} / \mathrm{LD}$ is taken high, completing the instruction sequence for all devices simultaneously. A single device can be controlled by using the no-operation command (1111b) for all other devices in the chain. When $\overline{C S} / L D$ is taken high, the SDO pin presents a high impedance output, so a pull-up resistor is required at the SDO of each device (except the last) for daisy-chain operation.

## Echo Readback

The SDO pin can be used to verify data transfer to the device. During each 32-bit instruction cycle, SDO outputs the previous 32-bit instruction for verification. The 8-bit "don't-care" prefix is replaced by 8 Fault Register status bits, followed by the 4-bit command and address words and the full 16 -bit data word (see Figure 2a). The SDO sequence for a 24 -bit instruction cycle is the same, except that the data word is truncated to 8 bits (see Figure 2b). When $\overline{C S} / L D$ is high, SDO presents a high impedance output, releasing the bus for use by other SPI devices.

## Fault Register (FR)

The LTC2662 provides notifications of operational fault conditions. The fault register (FR) status bits comprise the first data byte ( 8 bits) of each 24- or 32-bit SDO word, outputted to the SDO pin during every SPI transaction. See Figure 2 for sequences.
An FR bit is set when its trigger condition is detected, and clocked to SDO during the next SPI transaction. FR information is updated with each SPI transaction. Note that if a fault condition is corrected by the action of an SPI instruction, the cleared FR flag for that condition is observable at SDO on the next SPI transaction.
Table 5 lists the Fault Register bits and their associated trigger conditions.

Table 5. Fault Register (FR)

| FR Bit | Fault Condition |
| :---: | :---: |
| FRO | Open-Circuit condition detected on OUTO |
| FR1 | Open-Circuit condition detected on OUT1 |
| FR2 | Open-Circuit condition detected on OUT2 |
| FR3 | Open-Circuit condition detected on OUT3 |
| FR4 | Open-Circuit condition detected on OUT4 |
| FR5 | Overtemperature. If die temperature $\mathrm{T}_{\mathrm{J}}>175^{\circ} \mathrm{C}$, FR 5 is set and thermal protection is activated. Can be disabled using the Config command (0111b). |
| FR6 | Power Limit. If $V_{D D X}-V_{\text {OUTX }}>10 \mathrm{~V}$ and the current range is $\geq 200 \mathrm{~mA}$, FR 6 is set and the range for that channel is reduced to 100 mA . Can be disabled using the Config command (0111b). |
| FR7 | Invalid SPI sequence length. Valid sequence lengths are 24, 32 and multiples of 32 bits. For all other lengths, FR7 is set and the SPI instruction is ignored. |

## OPERATION

Fault Indicator Pin (FAULT, Pin 30)

The $\overline{\text { FAULT }}$ pin is an open-drain N-channel output that pulls low when a fault condition is detected. It is released on the next rising $\overline{\mathrm{CS}} / \mathrm{LD}$ edge. The pin is an open-drain output suitable for wired-OR connection to an interrupt bus; a pull-up resistor on the bus is required.

## Fault Conditions and Thermal Overload Protection

There are four types of fault conditions that cause the FAULT pin to pull low. First, FR0 to FR4 flag an open-circuit (OC) condition on any of the output pins (OUT0 to OUT4, respectively) when an output channel enters dropout due to insufficient voltage from $\mathrm{V}_{\mathrm{DDx}}$ to OUTx. Independent open-circuit detection is provided for each of the five DAC current output pins.
FR5 provides a detection flag which is set when the die temperature exceeds $175^{\circ} \mathrm{C}$. The overtemperature condition also forces all five DAC channels to power down and the open-drain FAULT pin to pull low. FR5 remains set and the device stays in shutdown until the die cools. Below approximately $150^{\circ} \mathrm{C}$ the DAC channels can be returned to normal operation. Note that a $\overline{C S} / L D$ rising edge releases the FAULT pin regardless of the die temperature.
Since any DAC channel can source up to 300 mA , die heating potential of the system design should be evaluated carefully. FR6, a power-limit protection flag, is provided to help prevent accidental damage to the current output device(s). The power-limit fault condition is triggered for the 200 mA and 300 mA full-scale current spans when the voltage difference between an output supply pin ( $\mathrm{V}_{\mathrm{DDX}}$ ) and its current output pin (OUTX) is $\geq 10 \mathrm{~V}$.

Finally, FR7 is provided to flag invalid SPI word lengths. Valid word lengths are 24 bits, 32 bits, and integer multiples of 32 bits; any other length causes FR7 to set, the FAULT pin to assert, and the instruction itself to be ignored.

## Config Command

The Config command has four arguments-OC, PL, TS and RD (see Figure 10).
Setting the OC bit disables open-circuit detection (FRO to FR4). Likewise, the PL bit disables power-limit protection (FR6); and the TS bit disables thermal protection (FR5). Use these options with caution, particularly PL and TS.
The RD bit is used to select external-reference operation. The REFCOMP pin must be grounded for external reference use whether the RD bit is set or not.

## Power-Down Mode

For power-constrained applications, power-down mode can be used to reduce the supply current whenever less than five DAC outputs are needed. When in power-down, the voltage-to-current output drivers and reference buffers are disabled. The current DAC outputs are put into a high impedance state. Register contents are not disturbed during power-down.

Any channel or combination of channels can be put into power-down mode by using command 0100b in combination with the appropriate DAC address. In addition, all the DAC channels and the integrated reference together can be put into power-down using the Power-Down Chip command, 0101b. The 16-bit data word is ignored for all power-down commands.


Figure 10. Config Command Syntax: Open-Circuit Detection Disable (OC), Power Limit Protection Disable (PL), Thermal Shutdown Disable (TS) and Reference Disable (RD)

## OPERATION

Normal operation resumes by executing any command which includes a DAC update-either in software, as shown in Table 1 or by toggling (see the Types of Toggle Operations section). The selected DAC channel is powered up as it is updated with the new code value. When updating a powered-down DAC, add wait time to accommodate the extra pow-er-up delay. If the channels have been powered down (command 0100b) prior to the update command, the power-up delay time is $30 \mu \mathrm{~s}$. If, alternatively the chip has been powered down (command 0101b), the power-up delay time is $35 \mu \mathrm{~s}$.

## Valid Supply Ranges

The valid supply ranges for the LTC2662 have several restrictions as described in the Electrical Characteristics table (Power Requirements) and the Pin Functions section. The voltage at $\mathrm{V}^{+}$(Pin 27) must be greater than or equal to all other supply voltages. $\mathrm{V}^{+}$is allowed to be up to 33 V above $\mathrm{V}^{-}$. The five output supplies ( $\mathrm{V}_{\text {DD0 }}$ to $\mathrm{V}_{\text {DD4 }}$ ) may be independently set between 2.85 V and $\mathrm{V}^{+}$. The negative supply, $\mathrm{V}^{-}$, may be any voltage between -15.75 V and GND, but note again that $\mathrm{V}^{+}$must be no more than 33 V above $\mathrm{V}^{-}$.

## Current Outputs

The LTC2662 incorporates a high-gain voltage-to-current converter at each current output pin. INL and DNL are guaranteed for all ranges from 3.125 mA to 300 mA if the minimum dropout voltage ( $\left.\mathrm{V}_{\mathrm{DDX}}-\mathrm{V}_{\text {OUTX }}\right)$ is met for all DAC codes.
If sufficient dropout voltage is maintained, the DC output impedances of the current outputs (OUTO to OUT4) are very high. Each current output has a dedicated positive supply pin, $\mathrm{V}_{\mathrm{DD} 0}$ to $\mathrm{V}_{\mathrm{DD4}}$, to allow the tailoring of each channel's current compliance and power dissipation.

## Switch-to-V- Mode

Span code 1000b can be used to pull outputs below GND. In Switch-to-V- mode, the output current is turned off for the addressed channel(s), and the channel voltage $\mathrm{V}_{\text {OUTX }}$ pulls to $\mathrm{V}^{-}$. The pulldown switch can sink up to 80 mA at an effective resistance of $12 \Omega$ max.


Figure 11. Switch-to-V${ }^{-}$Mode

Switch-to-V- mode can be invoked with the write span to all or write span to $n$ command and the desired address. Span codes are shown in Table 3; a diagram of an output in Switch-to-V- mode is shown in Figure 11.

## Gain Adjustment Using the FSADJ Pin

The full-scale output currents are proportional to the reference voltage, and inversely proportional to the resistance associated with FSADJ. That is:

$$
I_{\text {OUTFS }} \sim V_{\text {REF }} / R_{\text {FSADJ }} .
$$

If the FSADJ pin is tied to $V_{C C}$, the LTC2662 uses an internal RFSADJ $=20 \mathrm{k}$. Optionally, FSADJ can instead be connected to a grounded external resistor to tune the default current ranges to the application, or for the best possible temperature coefficient using an appropriately-specified precision resistor. Values from 19 k to 41 k are supported. The new current ranges can easily be calculated using the 'External R RSADJ' column of Table 3. The internal resistor is automatically disconnected when using an external resistor.

When using an external resistor, FSADJ is sensitive to stray capacitance; the pin should be compensated with a snubber network consisting of a series combination of 1 k and $1 \mu \mathrm{~F}$, connected in parallel to $\mathrm{R}_{\text {FSADJ. }}$. With the recommended compensation, the pin is stable driving stray capacitance of up to 50 pF .

## OPERATION

## Offset Current and Code Zero

The offset current error of the LTC2662 is guaranteed $\pm 0.4 \%$ FSR maximum. If the offset of a given channel is positive, some nonzero current flows at code zero; if negative, the current is zero (leakage only) for a range of codes close to zero. Offset and linearity endpoints are measured at code 384 (LTC2662-16) or 24 (LTC2662-12), guaranteeing that the DAC is operating with a measurable output current at the point of measurement.

A channel with a positive offset error may not completely turn off, even at code zero. To turn an output completely off, set the range to "Hi-Z" (span code 0000b from Table 3), and update the channel.

## Reference Modes

The LTC2662 can be used with either an internal or external reference. As with voltage DACs, the reference voltage scales the outputs, so that the outputs reflect any errors in the reference. Full scale output currents are limited to 300 mA maximum per channel regardless of reference voltage.

The internal 1.25 V reference has a typical temperature drift of $\pm 2 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ and an initial output tolerance of $\pm 2 \mathrm{mV}$ max. It is trimmed, tested and characterized independent of the DACs; and the DACs are tested and characterized with an "ideal" external reference.

To use the internal reference, the REFCOMP pin should be left floating, with no DC path to GND. In addition, the RD bit in the Config register must have a value of 0 . This value is reset to 0 at power-up, or it can be reset using the config command, 0111b. Figure 9 shows the command syntax.

For reference stability and low noise, a $0.1 \mu \mathrm{~F}$ capacitor should be tied between REFCOMP and GND. In this configuration, the internal reference can drive up to $0.1 \mu \mathrm{~F}$ with excellent stability. To ensure stable operation, the capacitive load on the REF pin should not exceed that on the REFCOMP pin. A buffer is needed if the internal reference is to drive external circuitry.

To use an external reference, tie the REFCOMP pin to GND. This disables the output of the internal reference at startup, so that the REF pin becomes a high-impedance input. Apply the reference voltage at the REF pin after powering up. Set the RD bit to 1 using the config command, 0111b. The REF input voltage range is 1.225 V to 1.275 V .

## Board Layout

The excellent load regulation and DC crosstalk performance of these devices is achieved in part by minimizing common-mode resistance of signal and power grounds.

As with any high resolution converter, clean board grounding is important. A low impedance analog ground plane is necessary, as are star-grounding techniques. Keep the board layer used for star-ground continuous to minimize ground resistances; that is, use the star-ground concept without using separate star traces. Resistance from the REFLO pin to the star point should be as low as possible. The exposed pad (Pin 33) is recommended as the star ground point.
For best performance, stitch the ground plane with arrays of vias on 150 to 200 mil centers connecting it with the ground pours from the other board layers. This reduces the overall ground resistance and minimizes ground loop area.

## PACKAGE DESCRIPTION

UH Package
32-Lead Plastic QFN ( $5 \mathrm{~mm} \times 5 \mathrm{~mm}$ )
(Reference LTC DWG \# 05-08-1693 Rev D)


RECOMMENDED SOLDER PAD LAYOUT APPLY SOLDER MASK TO AREAS THAT ARE NOT SOLDERED


NOTE:

1. DRAWING PROPOSED TO BE A JEDEC PACKAGE OUTLINE

MO-220 VARIATION WHHD-(X) (TO BE APPROVED)
2. DRAWING NOT TO SCALE
3. ALL DIMENSIONS ARE IN MILLIMETERS
4. DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE

MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.20 mm ON ANY SIDE
5. EXPOSED PAD SHALL BE SOLDER PLATED
6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION

ON THE TOP AND BOTTOM OF PACKAGE

## revision history

| REV | DATE | DESCRIPTION | PAGE NUMBER |
| :---: | :---: | :--- | :---: | :---: |
| A | $01 / 19$ | Add LTC2662-12 | $1,4-12,16-17$, |
|  |  |  | $23-26,28$ |

## LTC2662

## TYPICAL APPLICATION



## RELATED PARTS

| PART NUMBER | DESCRIPTION | COMMENTS |
| :---: | :---: | :---: |
| LTC2668 | 16-Channel Serial 16-/12-Bit $\mathrm{V}_{\text {OUT }}$ SoftSpan DACs with $\pm 10 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ Reference | Software-Programmable Output Ranges Up to $\pm 10 \mathrm{~V}, 6 \mathrm{~mm} \times 6 \mathrm{~mm}$ QFN Package |
| LTC2666 | Octal Serial 16-/12-Bit $\mathrm{V}_{\text {OUT }}$ SoftSpan DACs with $\pm 10 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ Reference | Software-Programmable Output Ranges Up to $\pm 10 \mathrm{~V}, 5 \mathrm{~mm} \times 5 \mathrm{~mm}$ QFN Package |
| LTC2664 | Quad Serial 16-/12-Bit $V_{\text {OUT }}$ SoftSpan DACs with $\pm 10 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ Reference | Software-Programmable Output Ranges Up to $\pm 10 \mathrm{~V}, 5 \mathrm{~mm} \times 5 \mathrm{~mm}$ QFN Package |
| References |  |  |
| LTC6655 | Low Drift Precision Buffered Reference | 0.025\% Max Tolerance $2 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ Max, $0.25 \mathrm{ppm} \mathrm{m}_{\text {P-p }} 0.1 \mathrm{~Hz}$ to 10 Hz Noise |

# OCEAN CHIPS <br> Океан Электроники <br> Поставка электронных компонентов 

Компания «Океан Электроники» предлагает заключение долгосрочных отношений при поставках импортных электронных компонентов на взаимовыгодных условиях!

Наши преимущества:

- Поставка оригинальных импортных электронных компонентов напрямую с производств Америки, Европы и Азии, а так же с крупнейших складов мира;
- Широкая линейка поставок активных и пассивных импортных электронных компонентов (более 30 млн. наименований);
- Поставка сложных, дефицитных, либо снятых с производства позиций;
- Оперативные сроки поставки под заказ (от 5 рабочих дней);
- Экспресс доставка в любую точку России;
- Помощь Конструкторского Отдела и консультации квалифицированных инженеров;
- Техническая поддержка проекта, помощь в подборе аналогов, поставка прототипов;
- Поставка электронных компонентов под контролем ВП;
- Система менеджмента качества сертифицирована по Международному стандарту ISO 9001;
- При необходимости вся продукция военного и аэрокосмического назначения проходит испытания и сертификацию в лаборатории (по согласованию с заказчиком);
- Поставка специализированных компонентов военного и аэрокосмического уровня качества (Xilinx, Altera, Analog Devices, Intersil, Interpoint, Microsemi, Actel, Aeroflex, Peregrine, VPT, Syfer, Eurofarad, Texas Instruments, MS Kennedy, Miteq, Cobham, E2V, MA-COM, Hittite, Mini-Circuits, General Dynamics и др.);

Компания «Океан Электроники» является официальным дистрибьютором и эксклюзивным представителем в России одного из крупнейших производителей разъемов военного и аэрокосмического назначения «JONHON», а так же официальным дистрибьютором и эксклюзивным представителем в России производителя высокотехнологичных и надежных решений для передачи СВЧ сигналов «FORSTAR». JONHON
«JONHON» (основан в 1970 г.)
Разъемы специального, военного и аэрокосмического назначения:
(Применяются в военной, авиационной, аэрокосмической, морской, железнодорожной, горно- и нефтедобывающей отраслях промышленности)
«FORSTAR» (основан в 1998 г.)
ВЧ соединители, коаксиальные кабели, кабельные сборки и микроволновые компоненты:
(Применяются в телекоммуникациях гражданского и специального назначения, в средствах связи, РЛС, а так же военной, авиационной и аэрокосмической отраслях промышленности).


Телефон: 8 (812) 309-75-97 (многоканальный)
Факс: 8 (812) 320-03-32
Электронная почта: ocean@oceanchips.ru
Web: http://oceanchips.ru/
Адрес: 198099, г. Санкт-Петербург, ул. Калинина, д. 2, корп. 4, лит. А

