**ILD2111** Digital DC/DC Buck Controller IC Datasheet Revision 1.0, 2015-04-08 # Digital DC/DC Controller with I-Set Product highlights - Assumes control of functionality where a microcontroller is required in conventional systems - Device configurable by a comprehensive parameter set - High efficiency over wide input and output ranges - High accuracy of +/-5% over output current range and useful temperature #### **Features** - Hysteretic current regulation - Output current adjustable in up to 16 steps with a dynamic range of 1:4 between min. and max. configurable by an external resistor - Flicker-free and phase-aligned PWM dimming based on input PWM signal - Fully configurable internal and external smart overtemperature protection - · Open/short load protection - Overpower protection ## **Applications** LED drivers, e.g. 2-stage professional lighting systems Integrated electronic control gear for LED luminaires #### **Description** The ILD2111 high-performance is а microcontroller-based digital DC/DC buck LED controller, designed as a constant current source. The driving current is adjustable with a simple external resistor. Flicker-free dimming supported by means of phase-aligned PWM LED current. An ASSP digital microcontroller-based engine is highly configurable using a comprehensive parameter set to provide fine tuning of operation and protection features. High-precision hysteretic output current regulation is achieved thanks to the digital control loops. Figure 1. Typical Application | Product type | Package | | | | |--------------|-------------|--|--|--| | ILD2111 | PG-DSO-8-58 | | | | # Table of Contents # **Table of Contents** | 1 | Pin Configuration and Description | 4 | |-------|--------------------------------------------------------------------------|----| | 2 | Block Diagram | 5 | | 3 | Functional Description | | | 3.1 | Introduction | | | 3.2 | Main Supply (VCC) | | | 3.3 | Controller Features | | | 3.3.1 | Configurable Leading Edge Blanking (LEB) and Sampling Time at Pin CS | | | 3.3.2 | Configurable Gate Driver Output | | | 3.3.3 | Reference Current Setup | | | 3.3.4 | Output Current Control and Measuring | | | 3.3.5 | Current Startup, Soft-Start and Shutdown Control | | | 3.4 | Current Ripple vs. Switching Frequency Control Scheme | | | 3.4.1 | Fixed Current Ripple | | | 3.4.2 | Frequency and Ripple Control | | | 3.5 | Input Voltage Measurement and Calibration | | | 3.6 | Protection Features | | | 3.6.1 | Undervoltage Protection for DC Input Line – V <sub>IN</sub> Undervoltage | | | 3.6.2 | Overvoltage Protection for DC Input Line – V <sub>IN</sub> Overvoltage | | | 3.6.3 | Output Undervoltage Protection – V <sub>OUT</sub> Undervoltage | | | 3.6.4 | Open Output Protection | | | 3.6.5 | Output Overvoltage Protection – V <sub>OUT</sub> Overvoltage | | | 3.6.6 | Output Overpower Protection – P <sub>OUT</sub> Overpower | | | 3.6.7 | Overtemperature Protection | | | 3.6.8 | Overcurrent Protection – Level 2 (OCP2) | | | 3.6.9 | Functional Protections | | | 3.7 | External PWM Dimming | | | 3.8 | Output Current PWM Modulation | | | 3.9 | Configuration | | | 3.9.1 | Overview of Configurable Parameters | | | 3.9.2 | Configuration Procedure – Parameter Handling | 52 | | 4 | Electrical Characteristics | | | 4.1 | Definitions | | | 4.2 | Absolute Maximum Ratings | | | 4.3 | Package Characteristics | | | 4.4 | Operating Conditions | | | 4.5 | DC Electrical Characteristics | 57 | | 5 | Outline Dimensions | 63 | # 1 Pin Configuration and Description The pin configuration is shown in Figure 2 and Table 1-1. The pin functions are described later. Figure 2. Pin Configuration Table 1-1. Pin Definitions and Functions | Symbol | Pin | Туре | Function | |--------|-----|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TS | 1 | I | Temperature Sensor The pin TS is used for external temperature measurement using PTC or an appropriate passive temperature sensor. | | REF/SC | 2 | Ю | Reference/Serial Communication | | | | | The pin REF/SC is multiplexed. During startup it is used for reference current sensing by means of an external RC circuit. Afterwards, it serves as a UART serial communication interface. | | CS | 3 | I | Current Sense | | | | | Current measurement on an external shunt resistor. | | GD0 | 4 | 0 | Gate Driver Output 0 | | | | | Output for directly driving a power MOS. | | VIN | 5 | I | Voltage Input Voltage input measurement. Requires an external series resistor for voltage sensing and current limitation. | | PWM | 6 | I | PWM Dimming Signal | | | | | Input for PWM-based dimming signal. | | VCC | 7 | I | Positive Voltage Supply | | | | | IC power supply. | | GND | 8 | 0 | Power and Signal Ground | **Block Diagram** # 2 Block Diagram The block diagram of ILD2111 is shown in Figure 3. Figure 3. Block Diagram # 3 Functional Description The functional description provides an overview of the integrated functions and features, and their relationship. The parameters and equations provided are based on typical values at $T_A = 25$ °C. The corresponding minimum and maximum values are shown in Section 4, Electrical Characteristics. #### 3.1 Introduction The ILD2111 is a high-performance digital microcontroller-based DC/DC buck LED controller designed as a constant current source with hysteretic output current regulation. The controller typically uses a floating buck topology operating in a Continuous Conduction Mode (CCM). In order to reduce switching losses and increase efficiency, as well as to control the switching frequency over a wide variety of external component values, input voltage and load variations, a frequency ripple control is introduced. Both internal and external temperature measurements are implemented and accompanied with an intelligent temperature protection algorithm with two threshold values. The controller utilizes a variety of protection features, including overpower, open and short load conditions. The ILD2111 is a dimmable device controlled by an external PWM signal. The device can be parameterized by means of a single pin UART interface at the REF/SC pin (see Section 3.9). A complete top-level device operation process, including protection and error handling, is shown in Figure 4. Table 3-1 shows device operating statuses, buck statuses associated with the buck state machine, as well as error and associated error codes. The buck state machine diagram is shown in Figure 5. Figure 4. Device Operating Flowchart Operating statuses are presented in Table 3-1 below. | Status | Operating Statuses | Value | Description | | | | |----------------|-----------------------|-------------------|--------------------------------------------------------------------------------------|--|--|--| | OPER_STATUS | ODER OFF | 0000 <sub>H</sub> | Off - initial buck state | | | | | OPER_STATUS | OPER_OFF OPER_STARTUP | | Startup - Vin & temperature checking | | | | | | OPER_RUN | 0001 <sub>H</sub> | Run | | | | | | OPER_RON OPER_ERR | 0002 <sub>H</sub> | | | | | | | OPER_ERR<br>OPER_STOP | 0004 <sub>H</sub> | Stopped by LIAPT command | | | | | ERR_STATUS | | 0008 <sub>H</sub> | Stopped by UART command No errors | | | | | EKK_STATUS | ERR_NONE<br>ERR_INPUV | 0000 <sub>H</sub> | | | | | | | ERR_INPOV | 0001 <sub>H</sub> | Input undervoltage Input overvoltage | | | | | | ERR OUTUV | 0002 <sub>H</sub> | Output undervoltage | | | | | | ERR_OUTOV | 0004 <sub>H</sub> | Output undervoltage Output overvoltage | | | | | | ERR PWR | | Output overvollage Output overpower | | | | | | | 0010 <sub>H</sub> | | | | | | | ERR_OPEN | 0020 <sub>H</sub> | Output open | | | | | | ERR_OCP | 0040 <sub>H</sub> | OCP2 level detection | | | | | | ERR_OTI | 0080 <sub>H</sub> | Overtemperature internal sensor | | | | | | ERR_OTE | 0100 <sub>H</sub> | Overtemperature external sensor | | | | | | ERR_PARAM_EMPTY | 0400 <sub>H</sub> | Default parameter block empty | | | | | EDD MODE | ERR_PARAM_DATA | 0800 <sub>H</sub> | Default parameter block checksum error | | | | | ERR_MODE | ERR_MODE_LATCH | | Error handling latch | | | | | | ERR_MODE_RESTART | | Error handling auto restart | | | | | | ERR_MODE_OFF | | Error handling is off | | | | | | ERR_MODE_NOP | | Error handling does not affect auto restart counter | | | | | BUCK_STATUS 1) | BUCK_OFF | | Buck is off | | | | | | BUCK_STARTUP | | Buck is in start-up phase (initialized, waiting for | | | | | | DUDL COSTOTA DE | | start-up condition, i.e. voltage and temperature) | | | | | | BUCK_SOFTSTART | | Buck is in soft-start phase (implements increasing | | | | | | BUOK OUTEDOWN | | current slope until reaching reference current) | | | | | | BUCK_SHUTDOWN | | Buck is in shutdown phase (implements current | | | | | | DUOK EVE OFF | | decreasing slope) | | | | | | BUCK_EXE_OFF | | Buck is executing off, buck operation stopped | | | | | | BUCK_ERRC | | Buck in error state (generate small error current) | | | | | | BUCK_ON 2) | | Buck is on (normal operation, default state of | | | | | | | | operation) | | | | | | | | During normal operation, in addition to the | | | | | | | | aforementioned operations, the following actions | | | | | | | | will be executed: | | | | | | | | Open-output processing Output current PWM dimming processing | | | | | | | | - Output current PWM dimming processing | | | | | | | | <ul> <li>V<sub>CC</sub> / internal temperature measurement and processing</li> </ul> | | | | | | | | - External temperature measurement and | | | | | | | | processing | | | | | | | | - OCP1 - peak current processing | | | | | | | | - OCP2 - peak current processing | | | | | | | | - EPWM measurement and processing | | | | | | | | - PI regulator processing | | | | | | | | Input over- and undervoltage processing | | | | | | | | Output over- and undervoltage processing | | | | | | | | - Output overpower processing | | | | See buck state machine in Figure 5. The number of averaged buck cycles for steady-state operation, where calculations and protections are handled, is defined by the constant Buck\_steady\_delay (see Table 3-14). Figure 5. Buck State Machine # 3.2 Main Supply (VCC) The device is powered via the VCC pin. All device supply voltages are internally generated from the $V_{CC}$ voltage. #### 3.3 Controller Features Table 3-2 gives an overview of the controller features that are described in the referenced sections. **Table 3-2. Controller Features** | Configurable Leading Edge Blanking (LEB) and Sample Time at Pin CS | Section 3.3.1 | |--------------------------------------------------------------------|----------------------| | Configurable Gate Driver Output | Section 3.3.2 | | Reference Current Setup | Section 3.3.3 | | Output Current Control and Measuring | Section <b>3.3.4</b> | | Current Startup, Soft-Start and Shutdown Control | Section 3.3.5 | # 3.3.1 Configurable Leading Edge Blanking (LEB) and Sampling Time at Pin CS A configurable leading edge blanking time $t_{\text{CSLEB}}$ is integrated into the current sensing path to provide more accurate output current sensing and regulation. Leading-edge spikes during the PowerMOS switch-on phase, as shown in **Figure 6**, can affect sampled output current values, resulting in imprecise current sensing. The LEB time is used to prevent false overcurrent detection, while the sample time defines the moment of the current sampling for A/D conversion. The time $t_{\text{CSLEB}}$ and the sampling time are configured by the constants CS\_blanking\_time and CS\_sample\_time respectively (see **Table 3-19**) in order to provide output current sampling at the moment when no spikes are present. Figure 6. Configurable Leading Edge Blanking Time at Pin CS # 3.3.2 Configurable Gate Driver Output The gate driver output (GD0) can be configured with respect to the final voltage level and gate drive current, which influence the rising voltage slope for switching on the external PowerMOS (see Figure 7) and therefore a switch-on time. A compromise should and could be made between switching power losses and electromagnetic radiation by using these parameters (especially gate drive current values). The output gate voltage V<sub>GDH</sub> and gate current I<sub>GD</sub> can be programmed by the parameters, providing an adjustable PowerMOS turn-on time. The programmable output gate voltage range is from 4.5 V to 15 V (see Table 3-8). V<sub>GDH</sub> cannot be higher than the power supply voltage V<sub>CC</sub>, regardless of the programmed value. The programmable gate current range is from 30 mA to 118 mA (see Table 3-8). Figure 7 shows the gate driver output voltage signal. Different rising slopes correspond to different gate driving currents. The slope is proportional to the current. Figure 7. Configurable Gate Driver Output ## 3.3.3 Reference Current Setup The reference current value is obtained by measurement using the value of the external resistor R\_iset connected to the pin 'REF/SC' together with the reference capacitor C\_ref via the discharge time of the capacitor (see Figure 8 and Figure 9). Depending on the resistance of R\_iset, the appropriate reference current, stored in a table of 16 currents (see Table 3-12), is used as a reference for the output current. The reference current setup procedure (I-set) will always be executed during the startup sequence or during Open output protection recovery – see Section 3.6.4. When the internal switch SW is turned on for a short period of time defined by the constant RC\_cap\_charge\_time (see Table 3-19) while the digital output is high, the C\_ref is fully charged to Vcref, where this voltage depends on the internal VDDP voltage and voltage divider R\_ref\_sc - R\_iset. R\_ref\_sc is used for decoupling the reference current measurement circuitry and serial UART communication. Care must be taken that the ratio of R\_iset to R\_ref\_sc is sufficient to have only a low impact on Vcref. Otherwise, it has to be included in the time thresholds calculation. When the switch is turned off, the C\_ref discharges through the external resistor R\_iset. The discharging time of the capacitor C\_ref depends on the value of the external resistor. During the discharging interval, the pin voltage is measured by ADC while an internal timer measures the discharging time. When the capacitor voltage drops below the constant threshold level V\_adc\_th (constant V\_ADC\_th, see Table 3-13), the internal timer value is latched and used to determine the reference current from the predefined I-set table. Figure 8. Charging and Discharging of the C\_ref Capacitance Depending on the Switch State C\_filt is a ceramic capacitor used to filter noise, caused by the converter switching operation. Mainly it is used to suppress noise for ADC measurement as well as UART communication. Figure 9. C\_ref Discharging Interval Determined by the Reference Resistor Value The charging voltage Vcref is calculated as: $$Vcref = \frac{R\_iset}{R\ iset + R\ ref\ sc} \cdot V\_ref\_rc\_charge. \tag{1}$$ The equation for V\_adc\_th is: $$V_{adc\_th} = Vcref \cdot e^{-\frac{t_{discharge}}{R_{iset} \cdot C_{ref}}}.$$ (2) Therefore: $$t_{discharge} = R_{iset} \cdot C_{ref} \cdot ln \frac{v_{cref}}{v_{-adc\_th}}.$$ (3) If a lower voltage threshold is not reached after the predefined time-out period $t_{\text{timeout}}$ (constant RC\_measurement\_timeout, see **Table 3-19**), the reference current determination process ends and the last value from the current table is taken as the reference (Ref\_current\_16, see **Table 3-12**). Component values and their tolerances must provide unique thresholds in order to be detected appropriately (see **Figure 10**). More accurate equations will be obtained if typical component tolerance values are included. The following are assumed: - Maximum reference resistance: R\_iset\_max(n) = R\_iset(n) + R\_iset\_tolerance<sup>1</sup> - Minimum reference resistance: R iset min(n) = R iset(n) R iset tolerance - Maximum reference capacitance: C\_ref\_max = C\_ref + C\_ref\_tolerance<sup>2</sup> - Minimum reference capacitance: C\_ref\_min = C\_ref C\_ref\_tolerance Datasheet 14 Revision 1.0, 2015-04-08 <sup>&</sup>lt;sup>1</sup> The reference resistance R\_ref\_sc is used to decouple the UART interface and current set resistance R\_iset due to multiplexed functionality of the REF/SC pin. In this case, the tolerance of the R\_ref\_sc resistance is not taken into account (its tolerance is ignored). <sup>&</sup>lt;sup>2</sup> Examples of C\_ref\_tolerance are the tolerance of the used capacitor as well as the cable capacitance that connects R\_iset to the detection circuit. Therefore, minimum and maximum discharging times are given by: $$T_RC_n)_min = R_iset_min(n) \cdot C_ref_min \cdot ln \frac{Vcref_min(n)}{V \ adc \ th}$$ (4) and $$T_RC_n)_max = R_iset_max(n) \cdot C_ref_max \cdot ln \frac{Vcref_max(n)}{V_adc_th}.$$ (5) Where n is the ordinal number of the resistor, while Vcref\_min and Vcref\_max are the minimum and maximum voltage values of charged capacitance respectively: $$Vcref\_min = \frac{R\_iset\_min}{R\_iset\_min + R\_ref\_sc} \cdot V\_ref\_rc\_charge$$ (6) and $$Vcref\_max = \frac{R\_iset\_max}{R\_iset\_max + R\_ref\_sc} \cdot V\_ref\_rc\_charge.$$ (7) Figure 10. Time Constant vREF\_TIME\_n Threshold Calculations As shown above, the discharging time threshold is obtained as follows: $$vREF\_TIME\_n = T\_RC\_n\_max + \frac{T\_RC\_(n+1)\_min-T\_RC\_n\_max}{2}.$$ (8) The last discharge time threshold is given by: $$vREF\_TIME\_n = T\_RC\_n\_max + \frac{T\_RC\_n\_max - T\_RC\_n\_min}{2}.$$ (9) The measured discharge time - t<sub>discharge</sub> is compared with the calculated thresholds, beginning with the smallest, and based on that, it will be determined which reference resistor is detected, hence reference output current. For example, if the measured discharge time is greater than vREF\_TIME\_01, vREF\_TIME\_02, vREF\_TIME\_03 and smaller than vREF\_TIME\_04, the 4<sup>th</sup> reference resistor and reference current from the list will be chosen (see Table 3-3). The ratio between the maximum and minimum current has to be equal to or less than 4 ( $I_ref_max / I_ref_min \le 4$ ) for best current accuracy. For example, if the minimum reference current is 250 mA, the maximum reference current from the range should not exceed 1000 mA. The components (R\_iset, C\_ref) must be carefully selected to avoid overlapping time intervals, because in that case an appropriate threshold could not be calculated to provide unique detection. For example, if the resistance values are too close (including tolerances), discharge time intervals will overlap, and calculated thresholds will be set inside the overlapped area. Therefore it cannot be guaranteed that the same current will be selected across different IC production series and external component tolerances. Reference current determination only takes place during the initial chip startup and after the load has been disconnected - open output is detected. During normal buck operation, the REF/SC pin can be used as a communication port. #### **Example** For typical applications, which cover – for example – the outputs ranging from 250 mA to 800 mA (in 50 mA steps), reference resistor values for the specific current values (assuming C\_ref = 10 nF and threshold voltage value of V\_adc\_th = 0.6075 V) are given in Table 3-3. Resistors from the series E96 with a variation (tolerance) of 1% are used. The reference pin serial resistor is R\_ref\_sc = 3.3 k $\Omega$ . The recommended capacitor C\_ref tolerance should be $\leq 5\%^1$ . The recommended C\_ref capacitor type is a zero-drift CoG (NPO). **Table 3-3. Reference Resistor Values Example** | Ordinal number | I_ref_n [mA] | R_iset_n [kΩ] | vREF_TIME_n [μs] | | | |----------------|--------------|---------------|------------------|--|--| | 1 | 800 | 2.15 | 70 | | | | 2 | 750 | 10.00 | 180 | | | | 3 | 700 | 15.00 | 280 | | | | 4 | 650 | 21.50 | 430 | | | | 5 | 600 | 33.20 | 610 | | | | 6 | 550 | 43.20 | 780 | | | | 7 | 500 | 53.60 | 950 | | | | 8 | 450 | 63.40 | 1110 | | | | 9 | 400 | 71.50 | 1270 | | | | 10 | 350 | 82.50 | 1430 | | | | 11 | 300 | 90.90 | 1580 | | | | 12 | 250 | 100.00 | 1860 | | | application uses less Although, typically, the than 16 reference currents. all parameters (Ref\_current\_01- Ref\_current\_16, see Table 3-12) must be filled (arranged) in 4 groups, using copies with the same reference current. It is assumed that approximately the same currents have approximately the same parameters. Thereafter, all appropriate reference time thresholds (Reference time 01 - Reference time 16) will be automatically allocated to the groups (see Table 3-19). Each group consists of four consecutive currents and each group is associated with the unique set of FRC parameters. The currents from the same group will have the same minimum and maximum switching frequency limits and minimum and maximum current ripple limits as well (see Table 3-20). One possible arrangement is given below in Table 3-4. 16 1 <sup>&</sup>lt;sup>1</sup> For different component tolerances, different discharge times will be obtained by equations. The resistor values in **Table 3-3** are given as examples. The number of different reference resistor values must match the number of different reference currents. For different applications (different output currents and output power), different values of the external resistors can be taken. **Table 3-4. Reference Current Arrangement** | Group number | Reference Currents | | | | |--------------|------------------------|--|--|--| | 1. | 800 mA, 750 mA, 700 mA | | | | | 2. | 650 mA, 600 mA, 550 mA | | | | | 3. | 500 mA, 450 mA, 400 mA | | | | | 4. | 350 mA, 300 mA, 250 mA | | | | # 3.3.4 Output Current Control and Measuring The output current is measured at the CS pin by means of an external shunt resistor. The controller, using floating buck topology, operates in a Continuous Conduction Mode (CCM) and is realized as a hysteretic current controller. The average output current is regulated using minimum and maximum currents ( $I_{MAX}$ and $I_{MIN}$ , see Figure 11). Maximum and minimum current values are defined with respect to allowed output current ripple. The maximum current is set as a true analog comparator threshold value using an internal DAC. The minimum current value is regulated by the internal PI regulator controlling $T_{OFF}$ time. When the MOSFET is turned on, $T_{ON}$ is approximately given as follows (all resistances and voltage drops of used components are neglected): $$T_{ON} = (I_{MAX} - I_{MIN}) \cdot \frac{L_{EXT}}{V_{IN} - V_{OUT}} = I_{RIPPLE} \cdot \frac{L_{EXT}}{V_{IN} - V_{OUT}}.$$ (10) When the MOSFET is turned off, $T_{OFF}$ is approximately given as follows (all resistances and voltage drops of used components are neglected): $$T_{OFF} = (I_{MAX} - I_{MIN}) \cdot \frac{L_{EXT}}{V_{OUT}} = I_{RIPPLE} \cdot \frac{L_{EXT}}{V_{OUT}}.$$ (11) where $V_{\text{IN}}$ and $V_{\text{OUT}}$ are the input and output voltages respectively and $L_{\text{EXT}}$ is the buck inductance. Therefore, the switching frequency of the buck cycle can be rendered as: $$f_{SW} = \frac{1}{T_{ON} + T_{OFF}} = \frac{1}{I_{RIPPLE} \cdot L_{EXT} \cdot (\frac{1}{V_{IN} - V_{OUT}} + \frac{1}{V_{OUT}})}.$$ (12) Figure 11. Sampled Current When the current reaches its maximum value ( $I_{MAX}$ ), the MOSFET is turned off for a duration of $T_{OFF}$ , which is defined by the output of the PI regulator. After this interval elapses, the MOSFET is turned on again, the minimum current ( $I_{MIN}$ ) is sampled and the mean current for the entire PWM interval is calculated as: $$I_{MEAN} = \frac{I_{MAX} + I_{MIN}}{2}. (13)$$ The minimum current samples are averaged and averaging happens every 16 switching cycles. This average value is then compared to a reference providing an error signal for the PI regulator, as shown in Figure 12. Based on that error, the PI regulator calculates the new $T_{OFF}$ time resulting in output current regulation, hence closing the regulation loop. Figure 12. Hysteretic Current Regulator PI regulator parameters can be adjusted for faster transient response (dynamic behavior) during startup and more stable output current during normal steady-state operation. These constants (Pl\_shift\_softstart\_lc, Pl\_gain\_shift\_softstart\_hc, Pl\_gain\_shift\_lc and Pl\_gain\_shift\_hc, see Table 3-17) are divided into two groups depending on the current range (constant Ref\_current\_HCTH, see Table 3-14) and operating conditions (startup or normal). Constants for low currents (low range - LC) typically have larger values than high current parameter values (high range - HC) because, for lower currents, the error signal has to be multiplied by a larger number (Gain) to obtain appropriate behavior regarding response and stability of the output current. ## 3.3.5 Current Startup, Soft-Start and Shutdown Control Current soft-start and shutdown control is implemented in order to keep the input voltage $V_{IN}$ and supply voltage $V_{CC}$ , which come from the primary stage (usually a flyback converter with a transformer auxiliary winding for VCC voltage), within the operating range and stable. During the soft-start time, the output (mean) current increases slowly with programmable parameters. The startup current is defined by the constant Softstart\_start\_curr (see **Table 3-16**). Current and time steps are defined by the constant Softstart\_curr\_step (see **Table 3-16**) and parameter Softstart\_time\_step respectively (see **Table 3-11**, green line in **Figure 13**). The time step can be set as a number of system ticks (the default value is 100 $\mu$ s). If any of the step ( $I_{CSUS}$ = Softstart\_curr\_step or $I_{CSUS}$ = Softstart\_time\_step) values is zero, the buck converter will start with a 100% current, and without soft-start. During soft shutdown time, the output current decreases slowly with programmable current and time steps (constant Softshutdown\_curr\_step - Table 3-16 and parameter Softshutdown\_time\_step - Table 3-11, see red line in Figure 13). Hence, the input voltage $V_{IN}$ and supply voltage $V_{CC}$ remain in the operating range and the device will work correctly. If the soft shutdown is not enough to provide an appropriate operating range (for $V_{IN}$ and $V_{CC}$ ), some minimum current (ERROR CURRENT – $I_{ERROR}$ ) defined by the parameters Err\_refcurrent\_max and Err\_refcurrent\_min (see **Table 3-9** and **Figure 13**) will be generated for a defined time period (error time). When this time interval has elapsed (Error time timeout – constant Err\_current\_time, see **Table 3-14**), the output current is zero. If the current soft shutdown is not needed, it is necessary to set either the parameter to zero ( $I_{CSDS}$ = Softshutdown\_curr\_step or $I_{CSDS}$ = Softshutdown\_time\_step). Figure 13. Soft-Start and Soft Shutdown Definitions ### 3.4 Current Ripple vs. Switching Frequency Control Scheme The switching frequency and output current ripple must be handled in such a way as to ensure that the efficiency is as high as possible and that the ripple is in a proper range with sufficient margin to the specified maximum. Two options for implementing a suitable system are described below. # 3.4.1 Fixed Current Ripple For a fixed current ripple, it is necessary to choose an appropriate value for the current ripple (parameter Curr\_ripple\_perc, see Table 3-12) so the switching frequency does not exceed the maximum allowed frequency around the output voltage $V_{OUT} = V_{IN}/2$ . The maximum switching frequency should not exceed 250 kHz. Examples for three different current values are shown in Figure 14. Figure 14. Switching Frequency vs. Output Voltage for Constant Output Current Ripple Iripple = 30% #### 3.4.2 Frequency and Ripple Control The ILD2111 supports a powerful Frequency Ripple Controller (FRC) because the switching frequency of the Buck converter is not constant due to different loads (different number of LEDs leading to different output voltages). The main idea is to stabilize the operating point within configurable limits (operating area – green field, see **Figure 15**). During startup and normal operation, the frequency-ripple control update interval is defined by the constants FRC\_reg\_interval\_start and FRC\_reg\_interval\_oper (see **Table 3-20**). The number of FRC passes, before being considered steady, is defined by the constant FRC\_pass\_oper\_th (see **Table 3-20**). Figure 15. FRC Operating Area All reference current values will be arranged in four groups (see **Table 3-12**) where currents from the same group have the same switching frequency and current ripple limits, as explained in Section **3.3.3**. For each group, there are predefined (available) parameters and constants (see Table 3-12 and Table 3-20): - 1) Curr ripple perc Initial (starting) current ripple (in percentage form). - 2) Curr\_ripple\_min\_(group) Minimum allowed ripple value (minimum absolute output current ripple value, Iripple\_min in mA, not in percentage form). - 3) Curr\_ripple\_max\_(group) Maximum allowed ripple value (maximum absolute output current ripple value, Iripple\_max in mA, not in percentage form). - 4) FRC\_freq\_min\_limit\_(group) Maximum allowed Tpwm (defining the minimum switching frequency allowed, fsw min). - 5) FRC\_freq\_max\_limit\_(group) Minimum allowed T<sub>PWM</sub> (defining the maximum switching frequency allowed, f<sub>sw\_max</sub>). An example is provided below for better understanding. The following parameters apply in this example for $I_{OUT}$ = 350 mA: - 1. $I_{ripple init} = 30\%$ (or 105 mA) Initial starting current ripple. - 2. $I_{ripple min} = 25\%$ (or 87.5 mA) Minimum allowed current ripple. - 3. $I_{ripple max} = 50\%$ (or 175 mA) Maximum allowed current ripple. - 4. $f_{sw\_min} = 100 \text{ kHz}$ (or $T_{PWM\_max} = 1/f_{sw\_min} = 10 \text{ }\mu s$ ) Minimum allowed switching frequency. - 5. $f_{sw max} = 150 \text{ kHz}$ (or $T_{PWM min} = 1/f_{sw max} = 6.67 \mu s$ ) Maximum allowed switching frequency. #### The Frequency Ripple Control algorithm works as following: The system begins to operate with the defined ripple, which is given as a percentage of the average current (e.g. $I_{ripple\_init} = 30\% I_{OUT}$ ). This value is used to calculate the maximum (adding the half-ripple value to the reference current value) and minimum (subtracting the half-ripple value to the reference current value) hysteretic currents. There are several possible cases depending on the output voltage: - 1) If the achieved operating frequency is within allowed borders (defined by $f_{sw\_min}$ and $f_{sw\_max}$ ), and the starting value of the ripple is within allowed absolute ripple borders (defined by $I_{ripple\_min}$ and $I_{ripple\_max}$ ), no correction will be performed (e.g. Vout = 10 V orange curve, operating point B is in the operating area, B=B', see Figure 16). - 2) If the achieved operating frequency is above the maximum allowed switching frequency $f_{sw\_max}$ (e.g. Vout = 15 V grey curve, point C; Vout = 20 V yellow curve, point D), the firmware will start to slowly increase the ripple in order to lower the operating frequency (the slope of this increasing ripple depends on the buck inductance $L_{EXT}$ , see equation (12) on page 17). It will continue increasing the ripple until the frequency falls below the high threshold $f_{sw\_max}$ (corrected points C' and D', see Figure 16). - 3) If the achieved operating frequency is above the maximum allowed switching frequency $f_{sw\_max}$ (e.g. Vout = 25 V dark blue curve, point E; Vout = 30 V green curve, point F), the firmware will start to slowly increase the ripple in order to lower the operating frequency (the slope of this increasing ripple depends on the buck inductance $L_{EXT}$ , see equation (12) on page 17). It will continue increasing the ripple until it hits its maximum allowed value $I_{ripple\_max}$ . The switching frequency will be determined by $I_{ripple\_max}$ and could be outside the predefined borders (corrected points E' and F', see Figure 17). - 4) If the achieved operating frequency is below the minimum allowed switching frequency $f_{sw\_min}$ (e.g. Vout = 5 V blue curve, point A), the firmware will start to slowly decrease the ripple in order to raise the operating frequency (the slope of this decreasing ripple depends on the buck inductance $L_{EXT}$ , see equation (12) on page 17). It will continue decreasing the ripple until the frequency reaches the low threshold value defined by the parameter $f_{sw\_min}$ , or if the ripple hits the minimum allowed value defined by the parameter $I_{ripple\_min}$ . In this case, the switching frequency could be outside the predefined borders (corrected point A', see Figure 17). Figure 16. FRC Algorithm Example – Operating Point successfully put into Operating Area Figure 17. FRC Algorithm Example – Operating Point is outside the Predefined Borders An example of a frequency ripple control scheme is shown below in **Figure 18**, **Figure 19** and **Figure 20**. Resistances and voltage drops of used components ( $V_D$ – forward voltage of the freewheeling diode, $R_L$ – inductor resistance, $R_{ON} = R_{DS}$ – channel resistance when the MOSFET is ON, $R_{CS}$ – shunt resistance connected to the CS pin, $V_{OUT} = N \cdot V_{LED} + N \cdot R_{LED} \cdot I_{OUT}$ – output voltage (LED lighting load), N – number of LEDs, $V_{LED}$ – LED forward voltage, $R_{LED}$ – LED forward resistance) are included in calculations. Figure 18. 800 mA FRC Scheme Figure 19. 550 mA FRC Scheme Figure 20. 350 mA FRC Scheme Frequency Ripple Controller behavior depends on the output voltage load as mentioned before. As can be seen in previous figures, the FRC regulates the switching frequency and current ripple for this dedicated example as follows: - 1<sup>st</sup> area Vout <10 V: The system will be started with the minimum constant switching frequency and the ripple will increase accordingly. - 2<sup>nd</sup> area 10 V < Vout < 15 V approximately: The system will be started with a selectable initial current ripple (30% of lout). The switching frequency will be changed accordingly (not valid for 800 mA). - 3<sup>rd</sup> area 15 < Vout < 25 V approximately: The system will be started with the maximum frequency value; it will be kept constant at a predefined value and the current ripple will increase accordingly (not valid for 800 mA). - 4<sup>th</sup> area Vout ≈ V<sub>IN</sub>/2: The system is started with the maximum predefined current ripple, but the frequency cannot be kept within predefined borders, which means that the frequency will be determined by the T<sub>OFF</sub> and I<sub>ripple</sub> values and external hardware components. - 5<sup>th</sup> area Vout > 45 V (near V<sub>IN</sub>) approximately: T<sub>OFF\_min</sub> criteria have the highest priority<sup>1</sup>, so the frequency and ripple will have the values determined by the external hardware components (not by FRC) and can be outside the defined limits. Datasheet Revision 1.0, 2015-04-08 If the high voltage load is applied at the output (large number of LEDs, the output voltage is near the input voltage), the operating frequency will be low and if it falls below $f_{sw\_min}$ , the frequency-ripple controller will start to correct it by decreasing the ripple value, as described above. On the other hand, due to the high output voltage, $T_{OFF}$ is quite short (see equation (11) on page 17). It is very important that the turn-off time must be longer than the predefined $T_{OFF\_min}$ time (constant Toff\_min, see Table 3-19), because during that time all calculations must be performed before starting a new cycle. At that point, the frequency-ripple controller starts to increase the ripple again in order to meet $T_{OFF\_min}$ criteria. The final outcome is that the current ripple and switching frequency could stay outside the predefined limits (above $I_{ripple\_max}$ and below $f_{sw\_min}$ respectively) – point G' in Figure 21. If $T_{OFF}$ falls below the minimum allowed value (low ripple means short $T_{OFF}$ time for constant output voltage), the regulator cannot maintain the average current any longer, therefore influencing accuracy. If parameters are configured properly, any of above mentioned actions lead to stable operating conditions for the given current/load situation. However, there is drift in the operating frequency produced by the input voltage ripple that has to be taken into account when deciding on parameter values. The frequency ripple controller will always try to put the operating point into the operating area, but its final position will depend on the other criteria that affect its position. Figure 21. Operating Point determined by Toff\_min criteria ### 3.5 Input Voltage Measurement and Calibration There are some indirect measurements, like the output voltage $V_{OUT}$ and output power $P_{OUT}$ , that take input voltage measurement as an input. Therefore the accuracy of those measurements depends on the input voltage $V_{IN}$ accuracy, and typically is lower due to the accuracies of other variables. Therefore it is important that the input voltage is accurately measured. The input voltage is sensed at the VIN pin. A filter capacitor $C_{VIN}$ (typically 100 nF) is used for voltage (at the pin VIN) filtering of conductive and electromagnetic interference caused by the converter switching operation. The measurement circuit is shown in Figure 22 below. Figure 22. Input Voltage Measurement Schematic Two measurement ranges related to the VIN pin are implemented. They are called current ranges because calibration is based on the current flowing into the VIN pin. The two ranges use a different value of the internal shunt resistor, where ADC measures the voltage drop. The reason for calibration is to make results independent of $R_{SHUNT}$ production tolerance by including the measured value of $R_{SHUNT}$ as part of internal chip calibration data during chip production. Nominal shunt values for an appropriate current range are as follows: - 1) Current range $00_b \Rightarrow I_{MEAS} = 209 \mu A$ , $R_{SHUNT} = 6690 \Omega$ . - 2) Current range $01_b \Rightarrow I_{MEAS} = 1.6 \text{ mA}$ , $R_{SHUNT} = 1490 \Omega$ . The current range is defined by the parameter Vin current range (see Table 3-8). Depending on the input voltage range to be measured, for lower power dissipation, the value of the external resistor R\_vin and the maximum current measurement range must be chosen carefully. Especially for high $V_{IN}$ voltage (bus voltage), power dissipation needs to be considered as part of system losses. For more details, see the examples below. #### Examples: 1) If the maximum bus voltage is high, e.g. $V_{\text{INMAX}} = 500 \text{ V}$ , the current measurement range (209 $\mu$ A) should be chosen to minimize power dissipation over R\_vin. The value of the external resistor R\_vin is obtained from the equation below (209 $\mu$ A would ideally be full scale at the ADC; to achieve accurate measurement over the production spread of ILD2111, use a margin factor of 75%). Therefore, $$R_{vin} = \frac{V_{INMAX}}{0.75 \cdot I_{209\mu A}} - R_{SHUNT} = 3.18 \text{ M}\Omega.$$ (14) 2) If the maximum bus voltage is lower, e.g. $V_{INMAX} = 80 \text{ V}$ , the current measurement range (1.6 mA) should be chosen. Therefore, $$R_{\nu}in = \frac{V_{INMAX}}{0.75 \cdot I_{1.6mA}} - R_{SHUNT} = 65.2 \text{ k}\Omega.$$ (15) #### 3.6 Protection Features **Table 3-5** gives an overview of the supported protection features. Two protection modes are implemented (auto restart mode and latch mode), which can be entered. Protection features can be configured by the parameters that are shown in **Table 3-9** and **Table 3-10**. An error counter counts errors up to 4 restarts, defined by the constant value Err\_restart\_tries (see **Table 3-14**). The error counter is reset when the device operates without additional errors for the time defined by the constant Err\_cnt\_clear\_time (see **Table 3-14**), or at the startup sequence, e.g. if V<sub>CC</sub> falls below the voltage threshold (see **Table 4-4**). #### **Table 3-5. Protection Features** | Undervoltage Protection for DC Input Line – V <sub>IN</sub> Undervoltage | Section 3.6.1 | |--------------------------------------------------------------------------|----------------------| | Overvoltage Protection for DC Input Line – V <sub>IN</sub> Overvoltage | Section <b>3.6.2</b> | | Output Undervoltage Protection – V <sub>OUT</sub> Undervoltage | Section <b>3.6.3</b> | | Open Output Protection | Section <b>3.6.4</b> | | Output Overvoltage Protection – V <sub>OUT</sub> Overvoltage | Section <b>3.6.5</b> | | Output Overpower Protection – P <sub>OUT</sub> Overpower | Section <b>3.6.6</b> | | Overtemperature Protection | Section <b>3.6.7</b> | | Overcurrent Protection – Level 2 (OCP2) | Section 3.6.8 | | Functional Protections | Section 3.6.9 | Protection functions are shown in a matrix in Table 3-6 below. Table 3-6 Protection Functions Matrix | Description of Fault | Character Fault | Operating Mode Detection Active | | | | | Consequence | | |---------------------------------------------------|-----------------|---------------------------------|---------|--------|----------|---------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------| | | Name of Fault | Minimum Duration of effect | Startup | Normal | Shutdown | Error Current | Buck OFF | | | V <sub>IN</sub> Undervoltage | INPUV | 1.6 ms | Х | Х | - | - | - | Startup - Waits until condition is removed Normal – Auto-restart | | V <sub>IN</sub> Overvoltage | INPOV | 1.6 ms | Х | Х | - | - | - | Startup - Waits until condition is removed Normal – Auto-restart | | V <sub>OUT</sub> Undervoltage | OUTUV | 0.8 ms<br>@40 kHz | - | X | - | - | - | Auto-restart mode with 4 tries (restarts). After 4 failed attempts, the device enters latch mode | | Open Output | OPEN | 1) | X | X | - | - | - | Auto-restart mode with 4 tries (restarts). In each restart try, I-se procedure will be executed. After 4 failed attempts, the device enters latch mode | | V <sub>OUT</sub> Overvoltage | OUTOV | 0.4 ms<br>@40 kHz | - | Х | - | - | - | Auto-restart mode with 4 tries (restarts). After 4 failed attempts, the device enters latch mode | | P <sub>OUT</sub> Overpower | PWR | 6.4 ms<br>@40 kHz | - | Х | - | - | - | Auto-restart mode with 4 tries (restarts). After 4 failed attempts, the device enters latch mode | | Overtemperature (Internal or External) | OTI or<br>OTE | 0.4 ms<br>@40 kHz | Х | Х | - | - | - | Startup - Waits until condition is removed Normal – Auto-restart | | OCP2 | OCP | Instantly | Х | Х | - | - | - | The device is in predefined time loop until the device is switched off or when the cause of the OCP2 event is removed – see Section 3.6.8 | | X = Checked during Op | | | | | | | | | | - = Not checked during | | | loop | whos | e dur | ation | is | | | In each restart attempt<br>determined by the cons | , the IC rema | ins in a time | | | | ation | is | | determined by the constant Err\_restart\_time, see Table 3-14 All protections are described in the following sections. Defined by constant Open\_out\_timeout, see Section 3.6.4 . #### 3.6.1 Undervoltage Protection for DC Input Line – V<sub>IN</sub> Undervoltage Undervoltage protection for the DC input line prevents the device from operating with an excessively low $V_{IN}$ voltage. If the input voltage is below the specified value, the output current is turned off. The device waits until the input undervoltage (low voltage value) condition is removed (Vin\_min\_start is met) and then starts with output current generation again. There are two hysteretic input voltage values that are used as thresholds during the startup sequence (upper threshold value – parameter Vin\_min\_start, see **Table 3-9**)<sup>1</sup> and during operation (lower threshold value – parameter Vin\_min\_oper, see **Table 3-9**)<sup>1</sup>. If the input voltage is $V_{IN}$ < Vin\_min\_oper during operation, the buck converter will be shut down and will wait for the $V_{IN}$ startup condition (when Vin\_min\_start is reached). This event does not affect the error counter. ## 3.6.2 Overvoltage Protection for DC Input Line – V<sub>IN</sub> Overvoltage Overvoltage protection for the DC input line prevents the device from operating with an excessively high $V_{IN}$ voltage. After the overvoltage condition on input is detected, the output current is turned off. The device waits for the input overvoltage condition to be removed (Vin\_max\_start is met) and then starts output current generation again. There are two hysteretic input voltage values that are used as thresholds during the startup sequence (lower threshold value – parameter Vin\_max\_start, see **Table 3-9**)<sup>1</sup> and during operation (upper threshold value – parameter Vin\_max\_oper, see **Table 3-9**)<sup>1</sup>. If the input voltage is $V_{IN} > Vin_max_oper$ during operation, the buck converter will be shut down and will wait for the $V_{IN}$ startup condition (when Vin\_max\_start is reached). This event does not affect the error counter. #### 3.6.3 Output Undervoltage Protection – V<sub>OUT</sub> Undervoltage Output undervoltage protection prevents the device from operating with an excessively low output voltage $V_{\text{LEDmin}}$ or when LED output is lowered. If the output voltage is lower than the minimum value $V_{\text{OUT}} < V_{\text{OUT}} < V_{\text{OUT}}$ and undervoltage output is detected, and the device enters error auto-restart mode with 4 tries (restarts) – constant Err\_restart\_tries (see **Table 3-14**). After 4 failed attempts, the device enters latch mode. The minimum output operating voltage value is programmable (parameter Vout\_min, **Table 3-9**). Undervoltage output is checked during steady-state condition, after completing soft-start. The restart timeout startup delay is predefined by the constant Err\_restart\_time (see **Table 3-14**). #### 3.6.4 Open Output Protection Open output protection prevents the device from operating when no load on output is detected. It is detected when the time to achieve $I_{MAX}$ (see **Figure 11**) exceeds the value of the parameter Open\_out\_timeout (see **Table 3-14**)<sup>2</sup>. If the open output condition is detected, the device enters error auto-restart mode with 4 tries (restarts) – constant Err\_restart\_tries (see **Table 3-14**). In each attempt, the device executes the reference resistor reading procedure (I-set procedure, see Section **3.3.3**). The duration of the I-set procedure is defined by the parameter RC\_measurement\_timeout (duration = $2 \cdot RC_m$ easurement\_timeout, see **Table 3-19**). The restart timeout startup delay is predefined by the constant Err\_restart\_time (see **Table 3-14**). After 4 failed attempts, the device enters latch mode. The total duration of the restart attempt can be obtained as the sum of the two above-mentioned times (I-set procedure + restart timeout). If the LED lighting load is connected (or replaced) at the output between two restart attempts, the I-set procedure will detect the new R\_iset resistance and the buck converter will try to start with the newly determined reference current. 1 <sup>&</sup>lt;sup>1</sup> To minimize the impact of fluctuations on the exact $V_{IN}$ voltage value, filtering is implemented using a first-order filter whose coefficient is defined by the constant $Vin_{II}$ (see **Table 3-14**) <sup>&</sup>lt;sup>2</sup> During buck 'on time' T<sub>ON</sub> (see **Figure 11**), the gate driver stays constantly 'high' until I<sub>MAX</sub> is reached, or Open\_out\_timeout expires. This can lead to a long 'high' time. In case there is a 'high side driver' circuit between the ILD2111 gate drive and MOSFET gate, proper functionality for all operating conditions needs to be considered. A stable OCP1 value (I<sub>MAX</sub>) is obtained by filtering defined by the constant Alt\_OCP1\_filt\_stable (see **Table 3-14**) #### 3.6.5 Output Overvoltage Protection – V<sub>OUT</sub> Overvoltage Output overvoltage protection prevents the device from operating when the high voltage at the output $V_{\text{OUT}}$ is detected. If the output voltage is higher than the maximum value $V_{\text{OUT}} > \text{Vout\_max}$ , the device enters error auto-restart mode with 4 tries (restarts) – constant Err\_restart\_tries (see **Table 3-14**). After 4 failed attempts, the device enters latch mode. The maximum output operating voltage value is programmable (parameter Vout\\_max, **Table 3-9**). Output voltage is checked during the steady-state condition, after completing soft-start. The restart timeout startup delay is predefined by the constant Err\_restart\_time (see **Table 3-14**). ## 3.6.6 Output Overpower Protection – P<sub>OUT</sub> Overpower Output overpower protection prevents damage to output components due to high output power<sup>2</sup>. The maximum allowed output power value (parameter Pout\_max, see Table 3-9) is set by the constants Pout\_corr\_LC and Pout\_corr\_HC (Pout\_max\_lc = Pout\_corr\_LC · Pout\_max and Pout\_max\_hc = Pout\_corr\_HC · Pout\_max) for low current and high current range respectively (see Table 3-14). The parameter Ref\_current\_HCTH decides between the low current and high current range (see Table 3-14). If the output power exceeds the maximum allowed operational value, the device enters error auto-restart mode with 4 tries (restarts) — constant Err\_restart\_tries (see Table 3-14). After 4 failed attempts, the device enters latch mode. Output overpower is checked during the steady-state condition after completing soft-start. The restart timeout startup delay is predefined by the constant Err\_restart\_time (see Table 3-14). Output voltage is internally calculated, based on VIN and $T_{ON}$ / $T_{PWM}$ duty factor. Output voltage can be calculated approximately as $V_{OUT} = D * V_{IN} = (T_{ON} / T_{PWM}) * V_{IN}$ (all resistances and voltage drops of used components are neglected). To minimize the impact of fluctuations on the exact $T_{PWM}$ period value, filtering is implemented using a first-order filter whose coefficient is defined by the parameter $T_{PWM}$ \_filt\_coef (see **Table 3-14**). <sup>&</sup>lt;sup>2</sup> Output power is internally calculated, based on V<sub>IN</sub>, I<sub>OUT</sub> and T<sub>ON</sub> / T<sub>PWM</sub> ratio. The actual T<sub>ON</sub> / T<sub>PWM</sub> ratio (for true output power) also depends on parasitic effects (e.g. MOSFET diode reverses recovery time, additional circuit like high side driver). These parasitic effects are unknown to the chip calculation and need to be considered for choosing appropriate Pout\_max values. To minimize the impact of fluctuations on the calculated P<sub>OUT</sub> value, filtering is implemented using a first-order filter whose coefficient is defined by the parameter Pout\_filt\_coef (see **Table 3-14**) before comparing the output power against Pout\_max\_lc or Pout\_max\_hc thresholds. #### 3.6.7 Overtemperature Protection The ILD2111 supports overtemperature protection by means of internal and external temperature sensors. If both internal temperature protection and external temperature protection requests for the current level change, the lower current level will prevail. If the external sensor is not used (disabled by configuration), only the internal temperature protection is processed. #### 3.6.7.1 Internal Temperature Sensor – Internal PWM Dimming 1 Internal temperature-based protection uses internal temperature sensor measurement for reduction of the output current in the case that device temperature increases. For this purpose, two temperature thresholds - T1 and T2 - are defined (parameters ITP\_temperature\_hot - T1 and ITP\_temperature\_critical - T2 increasing in value - see Table 3-10) as well as one up-slope (constant ITP\_PWM\_inc\_step - Table 3-15 and parameter ITP\_PWM\_inc\_time\_step - Table 3-10) and one down-slope (constant ITP\_PWM\_dec\_step - Table 3-15 and parameter ITP\_PWM\_dec\_time\_step - Table 3-10). Temperature thresholds can be set in steps of 1°C and slopes as percentages of the average current per minute. The output current level is reduced by PWM modulation with a programmable frequency rate - see Figure 28. There are three temperature-related operating conditions: Normal T<=T1</li> Hot T1<T<=T2</li> Critical T>T2 Temperature measurement may lead to a change of operating state: - In the critical state, the output current is off. An output current restart could be in hot or normal state (default). - If the device starts in hot mode, then the current is adjusted with the dedicated constant value (ITP\_startup\_PWM\_hot = 50%, see **Table 3-15**). If it is in normal mode, it will start with 100% of the rated current. - In the hot state, the current will be reduced (decreased) according to a constant-defined limit (TP\_PWM\_duty\_min = 50%, see **Table 3-18**) and down-slope. If the device starts in hot mode, it will start with 100% of the rated current, but then the current is adjusted with the dedicated parameter (ITP\_startup\_PWM\_hot = 50%). In normal mode, the full current level (100%) is started and kept stable (no change in current level). The complete device behavior regarding operating temperature conditions is shown in Figure 23, Figure 24 and Figure 28. Figure 23. Internal Temperature Protection Behavior Figure 24. Internal Temperature Protection ## 3.6.7.2 External Temperature Sensor – Internal PWM Dimming 2 External temperature-based protection uses a PTC resistor connected to the TS pin and GND (2-wire connection – Figure 25). External temperature is meant to reduce the output current in the case that the temperature of the light element increases (see LED lighting in Figure 25). For this purpose, two temperature thresholds, Te1 and Te2, are defined (parameters ETP\_temperature\_hot – Te1 and ETP\_temperature\_critical – Te2 increasing in value – see Table 3-10) as well as one up-slope (constant ETP\_PWM\_inc\_step - Table 3-15 and parameter ETP\_PWM\_inc\_time\_step - Table 3-10) and one down-slope (constant ETP\_PWM\_dec\_step - Table 3-15 and parameter ETP\_PWM\_dec\_time\_step - Table 3-10). Temperature thresholds can be set in steps of 1°C and slopes as percentages of the average current per minute. The output current level is reduced by PWM modulation with a programmable frequency rate – see Figure 28. To minimize the impact of fluctuations on the exact external temperature value, filtering is implemented using a first-order filter whose coefficient is defined by the constant ETP\_filt\_coef (see Table 3-15) before comparing against thresholds. Figure 25. External Temperature Measurement The external temperature sensor is supplied by $V_{CC}$ , whose actual value is read by the on-chip ADC and used to calculate the external temperature value (the reference value for $V_{CC}$ voltage compensation is defined by the parameter VCC\_reference, see **Table 3-10**)<sup>1</sup>. The TS pin is clamped via a 2.7 V Zener diode for protection reasons. The threshold levels vary according to the PTC resistance/temperature curve. There are three temperature-related operating conditions: Normal T<=Te1</li> Hot Te1<T<=Te2</li> Critical T>Te2 Temperature measurement may lead to changes in the operating state<sup>2</sup>: • In the critical state, the output current is off. An output current restart could be in hot or normal state (default). If the device starts in hot mode, then the current is adjusted with the dedicated parameter (ETP\_startup\_PWM\_hot = 50%, see **Table 3-15**). If it is in normal mode, it will start with 100% of the rated current. 1 <sup>&</sup>lt;sup>1</sup> To minimize the impact of fluctuations on the exact V<sub>CC</sub> voltage value, filtering is implemented using a first-order filter whose coefficient is defined by the parameter Vin\_filt\_coef (see **Table 3-14**) <sup>&</sup>lt;sup>2</sup> External temperature protection behavior curves have the same shape as internal temperature protection curves – see Figure 23 (a, b and c). - In the hot state, the current will be reduced (decreased) according to a parameter-defined limit (TP\_PWM\_duty\_min, see Table 3-18) and down-slope. If the device starts in hot mode, then the current is adjusted with the dedicated parameter (ETP\_startup\_PWM\_hot = 50%). If it is in normal mode, it will start with 100% of the rated current. - In normal mode, the full current level (100%) will be kept (no change in current level). For startup in normal mode, 100% of the rated current will be generated at the output. There is an additional ADC voltage threshold (constant ETP\_temperature\_disconnected, see **Table 3-13**) to improve existing functionality. It is not the temperature threshold. An ETP\_temperature\_disconnected internal threshold value signals that the ADC (voltage) value is too high – i.e., that the sensor is disconnected. If the sensor is disconnected during operation, PWM duty will be gradually reduced to a value defined by the constant TP\_PWM\_duty\_min = 50% (see **Table 3-18**) as it is at a temperature defined by ETP\_temperature\_hot (see **Figure 26**). If the higher ADC voltage (greater than the ETP\_temperature\_disconnected value) is detected during startup, the sensor will be ignored during operation. External temperature protection behavior is shown in Figure 26. Figure 26. External Temperature Protection Behavior ## 3.6.8 Overcurrent Protection – Level 2 (OCP2) To avoid damage to the shunt resistor or MOSFET due to the rapid increase (inrush) of the current through the shunt resistor (detected as the voltage at the CS pin), the overcurrent protection OCP2 is implemented as a hardware threshold. If the OCP2 threshold is reached¹ (regardless of the cause of its appearance), the gate driver (power MOSFET) will be turned off automatically and can only be turned on again by firmware intervention. In the case of an OCP2 event, the firmware checks an internal counter of OCP2 events and applies a delay according to the table Table 3-7. After the delay the engine is reinitialized and the device starts operation. The OCP2 counter will be reset after a predefined time (constant Err\_cnt\_clear\_time, see Table 3-14) in case there are no new OCP2 error events in the meantime. Otherwise, if the OCP2 event occurs again before the counter is reset, the number of errors is increased in increments up to the limit. Table 3-7. OCP2 Error Restart Delay | Tubic o 7. Ooi E Eiroi K | colar i Delay | | | |---------------------------|------------------------------------|--------------------------------|-------------------------| | Number of the OCP2 events | Previous value of the OCP2 counter | Next value of the OCP2 counter | Restart delay | | 1 | 0 | 1 | 100 μs | | 2 | 1 | 2 | 500 μs | | 3 | 2 | 3 | 2500 µs | | ≥4 | 3 | 3 | OCP2_restart_delay [ms] | The time loop defined by the constant OCP2\_restart\_delay (see **Table 3-14**) is repeated until the device is switched off or when the cause of the OCP2 event is removed. If the OCP2 condition is removed and the device is in internal or external PWM dimming, the device continues to operate in one of two modes (internal or external dimming), depending on which of the conditions for these modes is fulfilled. ### 3.6.9 Functional Protections Beside previous protections related to an application, ILD2111 incorporated the functional protections in order to achieve high reliability of the operation. ### 3.6.9.1 Code Memory Protections During the startup of the device, after a reset or power-up, firmware is copied from the OTP memory to the RAM. The firmware is then executed from the RAM. The firmware is signed with a CRC value (Cyclic Redundancy Check). During the process of copying, the CRC value is calculated and then compared to the signed CRC value. In the case of a mismatch the firmware will not start in order to prevent misbehavior. During run time the RAM is protected by a parity check over one memory cell. RAM parity protection is a hardware feature which detects parity errors when RAM is accessed (read/write). In the event of a parity error, a hardware reset is issued and the device will restart accordingly. ### 3.6.9.2 Firmware Hang Protection During run-time, the execution of the firmware can become erratic due to a hardware fault. In order to prevent such firmware "hangs" a watch dog timer (WDT) is utilized. The WDT is a hardware feature and if it is not serviced before a specific timeout, the device will reset and restart accordingly. ### 3.6.9.3 Parameter Memory Protection The parameter memory is a dedicated part of the RAM. The device blank checks part of this area and also checks for the parameter "CRC error". More details can be found in Section 3.9.2. Datasheet 39 Revision 1.0, 2015-04-08 <sup>&</sup>lt;sup>1</sup> The digital representative of the OCP2 comparator output is digitally filtered. The number of successive samples that have reached OCP2 level, after which OCP2 event will be acknowledged, is defined by the parameter OCP2\_filt\_stable (see Table 3-14). ## 3.7 External PWM Dimming For external dimming, EPWM duty ( $DT_{EPWM}$ - duty factor range 1% to 99%) and EPWM period ( $T_{EPWM}$ ) can be measured at the PWM input pin – see **Figure 27**. Figure 27. External PWM Dimming The external PWM duty factor and external PWM frequency are obtained by measuring the on-time $T_{\text{ON\_EPWM}}$ (DT<sub>EPWM</sub>) and PWM period $T_{\text{EPWM}}$ . The timeout time for external PWM detection is defined by the constant EPWM\_detection\_timeout (see **Table 3-18**). There are two additional parameters that are used for external PWM processing: 1. LFPWM\_threshold\_divider, which represents the number of divisions by two of the measured $T_{\text{EPWM}}$ to obtain the hysteretic controller threshold and 2. LFPWM\_flicker\_free\_threshold which represents the number of switching cycles that are considered flicker-free (the threshold divider is then not implemented for the hysteresis controller) – see **Table 3-18**. The complete output current PWM modulation is described in the following section **3.8**. ### 3.8 Output Current PWM Modulation Modulation of the output current can be requested by either of the following: - 1. External PWM dimming signal (Section 3.7) and - 2. Internal PWM dimming signal (internal temperature protection see Section 3.6.7.1 and external temperature protection see Section 3.6.7.2). The output current dimming PWM frequency, $f_{PWM}$ , will be defined by the external PWM dimming signal EPWM (the range of $f_{EPWM}$ is 100 Hz – 1 kHz; $f_{EPWM}$ = 1 / $T_{PWM}$ ) or by the internal PWM signal (IPWM – constant value TP\_PWM\_period = 3.2 ms, $f_{IPWM}$ is 300 Hz, $f_{IPWM}$ = 1 / $T_{PWM}$ , see **Table 3-18**), if EPWM is not detected (the external EPWM frequency has a higher priority than the internal IPWM frequency). The final duty factor (PWM\_Duty, see **Figure 28**) of the PWM signal will be determined by a minimum value of one of two calculated values (external epwm\_duty or internal ipwm\_duty). Figure 28. Output Current PWM Modulation A hysteretic controller is implemented in order to have a flicker-free output even at low dimming levels. This controller monitors the PWM duty and the high switching frequency period (buck cycle, $T = T_{ON} + T_{OFF}$ ) and uses this information to control a number of switching cycles (N) within the PWM ON time. This number is updated only upon changes that are sufficiently high. The threshold is set to $T_{old}/2^{\text{LFPWM\_threshold\_divider}}$ . Therefore either the PWM ON time changes to that extent or T changes such that $|T_{\text{new}} \cdot N| + T_{\text{ON\_FIRST}} - T_{\text{PWM\_oN}}| > T_{\text{old}}/2^{\text{LFPWM\_threshold\_divider}}$ . From the previous description it can be seen that the compensation for the first rising slope time $(T_{\text{ON\_FIRST}})$ is included in the calculation. The hysteretic cycle control requires reaching of the OCP1 level ( $I_{MAX}$ ) a minimum of three times, i.e. a minimum of two switching cycles $2 \cdot (T_{ON} + T_{OFF})$ plus a rising $T_{ON\_FIRST}$ and falling $T_{OFF\_LAST}$ times in order to perform proper measurements and to regulate the current and implement protection features. Therefore, the minimum pulse width ( $T_{PWM\_ON}$ ) of the output PWM dimming current is restricted according to this minimum duration (see **Figure 29**). The mean output current is proportional to the duty. However, for low duty, accuracy is lower due to limits mentioned earlier. Furthermore, the higher the output reference current value $I_{REF}$ , the greater the expected inaccuracy due to longer rising $T_{ON\_FIRST}$ and falling $T_{OFF\_LAST}$ times. Figure 29. Output Current I<sub>MEAN</sub> Dimming Range Limitation ## 3.9 Configuration This section provides an overview of the parameters that can be configured via the UART interface. ## 3.9.1 Overview of Configurable Parameters The ILD2111 provides a generic firmware version that includes all parameters set to zero. The parameter values need to be specified by the user according to the target application. Please refer to the corresponding electrical characteristics in Section 4 for the minimum and maximum tolerances. #### **Parameter Lists** The parameter list contains the following groups: - Configurable parameters (see Section 3.9.1.1) Variable values that can be changed (modified) by the user according to the desired application. - Design constants (see Section 3.9.1.2) Constant values that cannot be changed and that are specified by the application. ## 3.9.1.1 Configurable Parameters The configurable parameters are arranged in the following tables: - 1. Hardware configuration Table 3-8. - 2. Protections Table 3-9. - 3. Temperature guard Table 3-10. - 4. Startup & shutdown Table 3-11. - 5. Output current set Table 3-12. Table 3-8. Configurable Parameters – Hardware Configuration | Parameter Name | Minimum<br>Value | Maximum<br>Value | Description | |--------------------|------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Vin_current_range | 0.209 mA | 1.6 mA | This bit field selects the measurement range for the current measurement (full scale value) $00_B$ - Range $00 \Rightarrow I_{MEA} = 209 \mu\text{A} (R_{SHUNT} = 6690 \Omega)$ $01_B$ - Range $01 \Rightarrow I_{MEA} = 1.6 \text{mA} (R_{SHUNT} = 1490 \Omega)$ | | Current_sense_OCP1 | 0.4 V | 0.6 V | This bit field defines range (gain) for the CS OCP1 DAC, CS S&H and CS peak detector 10 <sub>B</sub> - Range 10 = OCP1 = 0.6 V / OCP2 = 0.8 V (gain = 4) 11 <sub>B</sub> - Range 11 = OCP1 = 0.4 V / OCP2 = 0.6 V (gain = 6) | | GD_voltage | 4.5 V | 15 V | Gate voltage settings $000_B - 15 \text{ V}$ $001_B - 13.5 \text{ V}$ $010_B - 12 \text{ V}$ $011_B - 10.5 \text{ V}$ $100_B - 9 \text{ V}$ $101_B - 7.5 \text{ V}$ $110_B - 6 \text{ V}$ $111_B - 4.5 \text{ V}$ | | GD_current | 30 mA | 118 mA | Gate current settings $00110_B - 30 \text{ mA}$ $00111_B - 33 \text{ mA}$ $01000_B - 35 \text{ mA}$ $01001_B - 38 \text{ mA}$ $01010_B - 38 \text{ mA}$ $01010_B - 41 \text{ mA}$ $01011_B - 45 \text{ mA}$ $01100_B - 49 \text{ mA}$ $01101_B - 53 \text{ mA}$ $01110_B - 57 \text{ mA}$ $01111_B - 62 \text{ mA}$ $10000_B - 67 \text{ mA}$ $10001_B - 73 \text{ mA}$ $10010_B - 79 \text{ mA}$ $10011_B - 85 \text{ mA}$ $10101_B - 80 \text{ mA}$ $10101_B - 100 \text{ mA}$ $10111_B - 100 \text{ mA}$ $10111_B - 100 \text{ mA}$ $10111_B - 118 \text{ mA}$ | **Table 3-9. Configurable Parameters - Protections** | Parameter Name | Minimum<br>Value | Maximum<br>Value | Description | |--------------------|------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ETP_comp_Vcc | | | Vcc voltage compensation for external temperature measurement enabled/disabled | | ETP_enable | | | External temperature protection feature enabled/disabled | | Vin_min_start | 0 | | Lowest possible input voltage $V_{\text{IN}}$ for buck converter to be able to start operation. | | Vin_min_oper | 0 | | Lowest possible input voltage $V_{\text{IN}}$ allowed during operation. | | Vin_max_start | 0 | | Highest possible input voltage $V_{\text{IN}}$ for buck converter to be able to start operation | | Vin_max_oper | 0 | | Highest possible input voltage $V_{\text{IN}}$ allowed during operation. | | Vout_min | 0 | | Minimum output voltage. Output voltage lower than this value will trigger output undervoltage protection. | | Vout_max | 0 | | Maximum output voltage. Output voltage higher than this value will trigger output overvoltage protection. | | Pout_max | 0 | | Maximum allowed output power – Output power higher than this value will trigger output overpower protection. The output power limit can be for Ref_currents < Ref_current_HCTH or for Ref_currents ≥ Ref_current_HCTH, see Table 3-14 | | Err_refcurrent_max | | | Maximal hysteretic value of shutdown output current (ERROR CURRENT) - I <sub>ERROR</sub> , see <b>Figure 13</b> | | Err_refcurrent_min | | | Minimal hysteretic value of shutdown output current (ERROR CURRENT) - I <sub>ERROR</sub> , see <b>Figure 13</b> | Table 3-10. Configurable Parameters – Temperature guard | Parameter Name | Minimum<br>Value | Maximum<br>Value | Description | |----------------------------------------|------------------|------------------|--------------------------------------------------------------------------------------------------------------| | ITP_temperature_hot <sup>1)</sup> | -40 °C | 150 °C | Hot temperature threshold for internal sensor. | | ITP_temperature_critical <sup>1)</sup> | -40 °C | 150 °C | Critical temperature threshold for internal sensor. | | ETP_temperature_hot | 0 V | 1.6 V | Hot temperature voltage threshold for external sensor. | | ETP_temperature_critical | 0 V | 1.6 V | Critical temperature voltage threshold for external sensor. | | ITP_PWM_inc_time_step | 1 s | 100 s | Internal temperature protection time step (in seconds) for current increasing (change of internal PWM duty). | | ITP_PWM_dec_time_step | 1 s | 100 s | Internal temperature protection time step (in seconds) for current decreasing (change of internal PWM duty). | | ETP_PWM_inc_time_step | 1 s | 100 s | External temperature protection time step (in seconds) for current increasing (change of internal PWM duty). | | Parameter Name | Minimum<br>Value | Maximum<br>Value | Description | |-----------------------|------------------|------------------|--------------------------------------------------------------------------------------------------------------| | ETP_PWM_dec_time_step | 1 s | 100 s | External temperature protection time step (in seconds) for current decreasing (change of internal PWM duty). | | Vcc_reference | 11 V | 24 V | Reference value of Vcc voltage for external temperature measurement compensation. | <sup>1)</sup> Absolute maximum ratings and operation conditions need to be considered. Table 3-11. Configurable Parameters – Startup & Shutdown<sup>1)</sup> | Parameter Name | Minimum<br>Value | Maximum<br>Value | Description | |------------------------|------------------|------------------|---------------------------------------------------------------------------------------------------------| | Softstart_time_step | 0 | 65535 | Reference current ramp increment time interval $(t_{\text{CSUS}})$ in system timer ticks (100 $\mu$ s). | | Softshutdown_time_step | 0 | 65535 | Reference current ramp decrement time interval $(t_{CSDS})$ in system timer ticks (100 $\mu$ s). | <sup>&</sup>lt;sup>1)</sup> See Section **3.3.5**. Table 3-12. Configurable Parameters – Output Current Set<sup>1)</sup> | Parameter Name | Minimum<br>Value | Maximum<br>Value | Description | |------------------|------------------|------------------|-----------------------------------------------------------------------------------------------| | Curr_ripple_perc | 1 | 100 | Current ripple percentage which is used during the startup sequence. | | Ref_current_01 | | | Reference current 01 which is assigned to the first FRC current group (FRC current group 1). | | Ref_current_02 | | | Reference current 02 which is assigned to the first FRC current group (FRC current group 1). | | Ref_current_03 | | | Reference current 03 which is assigned to the first FRC current group (FRC current group 1). | | Ref_current_04 | | | Reference current 04 which is assigned to the first FRC current group (FRC current group 1). | | Ref_current_05 | | | Reference current 05 which is assigned to the second FRC current group (FRC current group 2). | | Ref_current_06 | | | Reference current 06 which is assigned to the second FRC current group (FRC current group 2). | | Ref_current_07 | | | Reference current 07 which is assigned to the second FRC current group (FRC current group 2). | | Ref_current_08 | | | Reference current 08 which is assigned to the second FRC current group (FRC current group 2). | | Ref_current_09 | | | Reference current 09 which is assigned to the third FRC current group (FRC current group 3). | | Ref_current_10 | | | Reference current 10 which is assigned to the third FRC current group (FRC current group 3). | | Ref_current_11 | | | Reference current 11 which is assigned to the third FRC current group (FRC current group 3). | | Ref_current_12 | | | Reference current 12 which is assigned to the third FRC current group (FRC current group 3). | | Ref_current_13 | | | Reference current 13 which is assigned to the fourth FRC current group (FRC current group 4). | | Ref_current_14 | | | Reference current 14 which is assigned to the fourth FRC current group (FRC current group 4). | | Ref_current_15 | | | Reference current 15 which is assigned to the fourth FRC current group (FRC current group 4). | | Ref_current_16 | | | Reference current 16 which is assigned to the fourth FRC current group (FRC current group 4). | <sup>1)</sup> See Section **3.3.3**. ## 3.9.1.2 Design Constants Design constants are arranged in the following tables: - 1. Hardware configuration Table 3-13. - 2. Protections Table 3-14. - 3. Temperature guard Table 3-15. - 4. Startup & shutdown Table 3-16. - 5. Control loop Table 3-17. - 6. Dimming **Table 3-18**. - 7. Output current set Table 3-19. - 8. Frequency ripple controller Table 3-20. Table 3-13. Design Constants – Hardware Configuration | Parameter Name | Value | Description | |------------------------------|----------|------------------------------------------------| | V_ADC_th | 0.6075 V | Ref capacitor discharge ADC voltage threshold. | | ETP_temperature_disconnected | 4000 i.u | External sensor disconnection threshold value. | Table 3-14. Design Constants – Protections | Parameter Name | Value | Description | |----------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Ref_current_HCTH | 800 mA | First reference current value for HC range. The value should be selected from the reference current list. | | Pout_corr_LC | 1 | P <sub>OUT</sub> correction factor for low current (LC) range. | | Pout_corr_HC | 1 | P <sub>OUT</sub> correction factor for high current (HC) range. | | Err_restart_tries | 4 | Number of auto-restart attempts before entering latch mode. | | Err_current_time | 500 ms | Time interval (error time) after decreasing ramp to imply minimum current before turn off. | | Err_restart_time | 1000 ms | Error auto-restart time interval. | | Err_cnt_clear_time | 65000 ms | Time after which error restart attempts counter will be cleared. | | Open_out_timeout | 300 ms | Open output detection time (timeout). | | Alt_OCP1_filt_stable | 2 | ALTOCP1 filter length (OCP1 level). | | OCP2_filt_stable | 6 | Number of samples that have reached OCP2 level, after which OCP2 event will be handled. | | Pout_filt_coef | 16 | Output power first order filter coefficient. This parameter can be 2 <sup>n</sup> (n = 0, 1, 2, 3, 4, 5, 6, 7, 8). Pout filtering before comparing against Pout_max_XX, (XX = LC, HC) threshold. | | Vin_filt_coef | 16 | Vin voltage first order filter coefficient. This parameter can be $2^n$ (n = 0, 1, 2, 3, 4, 5, 6, 7, 8). | | Tpwm_filt_coef | 4 | Tpwm (Buck cycle period) first order filter coefficient. This parameter can be $2^n$ (n = 0, 1, 2, 3, 4, 5, 6, 7, 8). | | OCP2_restart_delay | 130 ms | Final delay time after four OCP2 events are detected. | | Buck_steady_delay | 32 | Number of averaged PWM cycles for steady state operation where calculation & protection are handled. | Table 3-15. Design Constants – Temperature Guard | Parameter Name | Value | Description | |---------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ITP_PWM_inc_step | 1 | Internal temperature protection current increase step (internal PWM dimming). | | ITP_PWM_dec_step | 1 | Internal temperature protection current decrease step (internal PWM dimming). | | ITP_startup_PWM_hot | 50% | Internal temperature protection current de-rating PWM duty value for starting in the hot condition. | | ETP_PWM_inc_step | 1 | External temperature protection current increase step (internal PWM dimming). | | ETP_PWM_dec_step | 1 | External temperature protection current decrease step (internal PWM dimming). | | ETP_startup_PWM_hot | 50% | External temperature protection current de-rating PWM duty value for starting in the hot condition. | | ETP_filt_coef | 64 | External temperature measurement first order filter coefficient. External temperature filtering before comparing against thresholds. This parameter can be 2 <sup>n</sup> (n = 0, 1, 2, 3, 4, 5, 6, 7, 8). | | Vcc_filt_coef | 16 | Vcc voltage first order filter coefficient. This parameter can be $2^n$ (n = 0, 1, 2, 3, 4, 5, 6, 7, 8). | Table 3-16. Design Constants – Startup and Shutdown | Parameter Name | Value | Description | |------------------------|-------|------------------------------------------------------------------------------------------------------------------------| | Softstart_start_curr | 5% | Softstart starting value of reference current ramp (% of the I_ref_01 current value). Ripple is given as a percentage. | | Softstart_curr_step | 0.5% | Softstart reference current ramp increment step value (% of the I_ref_01 current value). | | Softshutdown_curr_step | 0.5% | Soft shutdown reference current ramp decrement step value (% of the I_ref_01 current value). | Table 3-17. Design Constant – Control Loop | Parameter Name | Value | Description | |----------------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------| | PI_gain_shift_softstart_lc | 3 | PI regulator gain boost value for low current range during startup. The error signal is multiplied with 2 <sup>Pl_gain_shift_softstart_lc</sup> | | PI_gain_shift_softstart_hc | 2 | PI regulator gain boost value for high current range during startup. The error signal is multiplied with 2 <sup>Pl_gain_shift_softstart_hc</sup> | | PI_gain_shift_lc | 1 | PI regulator gain boost value for low current range during normal operation. The error signal is multiplied with $2^{\text{Pl\_gain\_shift\_lc}}$ . | | Pl_gain_shift_hc | 0 | PI regulator gain boost value for high current range during normal operation. The error signal is multiplied with $2^{\text{Pl\_gain\_shift\_hc}}$ . | Table 3-18. Design Constant - Dimming | Parameter Name | Value | Description | |------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------| | TP_PWM_period | 3.2 ms | Temperature protection internal IPWM period - defines the frequency of the internal IPWM dimming $(f_{PWM} = 1 / TP_PWM_period)$ . $f_{PWM} \sim 300 \ Hz$ . | | TP_PWM_duty_min | 50% | Temperature protection internal IPWM ON time - defines the duty factor (in %) of the internal IPWM dimming. | | EPWM_detection_timeout | 50 ms | Timeout for external EPWM detection. | | LFPWM_threshold_divider | 1 | Number of divisions by two of measured $T_{PWM}$ to get the hysteretic controller threshold. This parameter can be $n=0,1,2,3,4,5,6,7,8.$ | | LFPWM_flicker_free_threshold | 30 | Number of switching cycles that are considered flicker-free (threshold divider is not implemented then for hysteresis controller). | **Table 3-19. Design Constant – Output Current Set** | Parameter Name | Value | Description | |---------------------------------|----------|----------------------------------------------------------------------------------------------------------| | Reference_time_01 <sup>1)</sup> | * | Discharge time threshold for Ref_current_01 | | Reference_time_02 <sup>1)</sup> | * | Discharge time threshold for Ref_current_02 | | Reference_time_03 <sup>1)</sup> | * | Discharge time threshold for Ref_current_03 | | Reference_time_04 <sup>1)</sup> | * | Discharge time threshold for Ref_current_04 | | Reference_time_05 <sup>1)</sup> | * | Discharge time threshold for Ref_current_05 | | Reference_time_06 <sup>1)</sup> | * | Discharge time threshold for Ref_current_06 | | Reference_time_07 <sup>1)</sup> | * | Discharge time threshold for Ref_current_07 | | Reference_time_08 <sup>1)</sup> | * | Discharge time threshold for Ref_current_08 | | Reference_time_09 <sup>1)</sup> | * | Discharge time threshold for Ref_current_09 | | Reference_time_10 <sup>1)</sup> | * | Discharge time threshold for Ref_current_10 | | Reference_time_11 <sup>1)</sup> | * | Discharge time threshold for Ref_current_11 | | Reference_time_12 <sup>1)</sup> | * | Discharge time threshold for Ref_current_12 | | Reference_time_13 <sup>1)</sup> | * | Discharge time threshold for Ref_current_13 | | Reference_time_14 <sup>1)</sup> | * | Discharge time threshold for Ref_current_14 | | Reference_time_15 <sup>1)</sup> | * | Discharge time threshold for Ref_current_15 | | Reference_time_16 <sup>1)</sup> | * | Discharge time threshold for Ref_current_16 | | RC_cap_charge_time | 500 µs | Time for charging ref capacitor. | | RC_measurement_timeout | 40000 μs | Maximal time to determine that no external resistor has been connected during current set determination. | | CS_blanking_time | 0.758 µs | Configurable leading edge blanking time. | | CS_sample_time | 0.622 µs | Configurable CS sample time - delay until sampling starts. | | Toff_min | 0.4 µs | Minimal $T_{OFF}$ time. It is 10% of $T_{SWMIN}$ = 1 / $f_{SWMAX}$ , $f_{SWMAX}$ = 250 kHz. | The calculated Reference\_time values\* (dependent on the selected reference resistors and reference capacitor) will be assigned automatically to the appropriate reference current parameter Ref\_current – see Section 3.3.3. Table 3-20. Design Constant - Frequency Ripple Controller | Parameter Name | Value | Description | |--------------------------|---------|------------------------------------------------------------------------------------------------------------------------------------| | Curr_ripple_max_01_04 | 157 mA | Maximum allowed ripple value for reference currents group 1. FRC is enabled. | | Curr_ripple_min_01_04 | 87 mA | Minimum allowed ripple value for reference currents group 1. FRC is enabled. | | Curr_ripple_max_05_08 | 149 mA | Maximum allowed ripple value for reference currents group 2. FRC is enabled. | | Curr_ripple_min_05_08 | 87 mA | Minimum allowed ripple value for reference currents group 2. FRC is enabled. | | Curr_ripple_max_09_12 | 149 mA | Maximum allowed ripple value for reference currents group 3. FRC is enabled. | | Curr_ripple_min_09_12 | 87 mA | Minimum allowed ripple value for reference currents group 3. FRC is enabled. | | Curr_ripple_max_13_16 | 140 mA | Maximum allowed ripple value for reference currents group 4. FRC is enabled. | | Curr_ripple_min_13_16 | 87 mA | Minimum allowed ripple value for reference currents group 4. FRC is enabled. | | FRC_freq_max_limit_01_04 | 120 kHz | Maximum allowed switching frequency (defines minimum allowed switching period) for reference currents group 1. | | FRC_freq_min_limit_01_04 | 110 kHz | Minimum allowed switching frequency (defines maximum allowed switching period) for reference currents group 1. | | FRC_freq_max_limit_05_08 | 140 kHz | Maximum allowed switching frequency (defines minimum allowed switching period) for reference currents group 2. | | FRC_freq_min_limit_05_08 | 126 kHz | Minimum allowed switching frequency (defines maximum allowed switching period) for reference currents group 2. | | FRC_freq_max_limit_09_12 | 145 kHz | Maximum allowed switching frequency (defines minimum allowed switching period) for reference currents group 3. | | FRC_freq_min_limit_09_12 | 130 kHz | Minimum allowed switching frequency (defines maximum allowed switching period) for reference currents group 3. | | FRC_freq_max_limit_13_16 | 130 kHz | Maximum allowed switching frequency (defines minimum allowed switching period) for reference currents group 4. | | FRC_freq_min_limit_13_16 | 110 kHz | Minimum allowed switching frequency (defines maximum allowed switching period) for reference currents group 4. | | FRC_reg_interval_start | 1024 | Frequency-ripple control execution interval, during startup, in averaging intervals (averaging interval = 16 Buck cycles). | | FRC_reg_interval_oper | 12288 | Frequency-ripple control execution interval during normal operation, in averaging intervals (averaging interval = 16 Buck cycles). | | FRC_pass_oper_th | 64 | Number of FRC executions before considered steady and can switch to operational execution interval. | | • | | | ### 3.9.2 Configuration Procedure – Parameter Handling The UART interface is configured at the pin REF/SC. The UART interface uses a single line for receiving and transmitting data. Firmware parameters are configured by means of communication protocol commands (Infineon proprietary protocol). Parameters are stored in on-chip OTP memory (default parameter block and parameter patches). Parameters can be accessed after the chip startup phase when $V_{CC}$ exceeds the $V_{EXT}$ threshold (see Table 4-4) and a UART connection at the REF/SC pin is detected. During startup, the application checks the default parameter block, RAM content that was copied from OTP memory. If no default parameter block is detected or if an error is found (CRC mismatch), buck operation will be disabled, and the device will report an error and enter the idle state. Reading and writing of the parameters are related to RAM parameter values. Write operations change the working value of the selected parameter, affecting chip operation after exiting configuration mode. The number of write operations is not limited. Since the default parameter block may be corrupted or in the case that the user wants to change some of the parameter values (or the whole parameter block), a patching feature can be used to change the parameters. In general, the patches will have the same structure as the default parameter block but the length will be arbitrary and up to the size of the full (default) block. A Cyclic Redundancy Check (CRC) in the patch will not reflect the patch data CRC, but rather the CRC of all the default parameters with the implemented patch. The patching procedure will be repeated for all found and consistent patches – see the parameter-handling flowchart in Figure 30. Figure 30. Parameter Handling In order to be presented to users in a suitable, comprehensive form, the .dp vision Graphical User Interface (GUI) application is provided by Infineon. This software tool relates parameter addresses and values to their appropriate physical interpretation. Moreover, default parameter settings can be changed (recalculated) according to application requirements (input voltage range, output current range, shunt resistor value, input voltage resistor value, reference capacitor value, etc.) and can be burned according to recalculated values as well as writing the corresponding patches. Burning parameters to OTP<sup>1</sup> will store the current parameter values to be used as working values after the next chip reset. More information about .dp vision can be found in the User's Manual document for this tool. Datasheet 53 Revision 1.0, 2015-04-08 <sup>&</sup>lt;sup>1</sup> During burning, the OTP programming voltage $V_{PP}$ (see **Table 4-15**) must have a stable value. ### 4.1 Definitions Figure 31 illustrates the definition for the voltage and current parameters used in this datasheet. Figure 31. Voltage and Current Definitions The electrical characteristics are arranged in the following tables: - 1) Absolute Maximum Ratings, Table 4-1. - 2) Thermal Characteristics, Table 4-2. - 3) Operating Range, Table 4-3. - 4) Electrical Characteristics of the Power Supply, Table 4-4. - 5) Electrical Characteristics of Pin VIN, Table 4-5. - 6) Electrical Characteristics of Pin REF/SC, Table 4-6. - 7) Electrical Characteristics of Pin CS, Table 4-7. - 8) Electrical Characteristics of Gate Driver Pin GD0, Table 4-8. - 9) Electrical Characteristics of Digital Input Pin PWM, Table 4-9. - 10) Electrical Characteristics of Pin TS, Table 4-10 - 11) Electrical Characteristics of the A/D Converter, Table 4-11. - 12) Electrical Characteristics of the Reference Voltage V<sub>RFF</sub>, Table 4-12. - 13) Electrical Characteristics of the Clock Oscillators, Table 4-13. - 14) Electrical Characteristics for Internal Temperature Protection, Table 4-14. - 15) Electrical Characteristics of the OTP Programming, Table 4-15. Datasheet <sup>&</sup>lt;sup>1</sup> Currents flowing out of the device (ILD2111) are marked with a negative sign in the 'Symbol' column. ## 4.2 Absolute Maximum Ratings Attention: Stresses above the values listed below may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Maximum ratings are absolute ratings; exceeding only one of these values may cause irreversible damage to the integrated circuit. These values are not tested during production test. Table 4-1. Absolute Maximum Ratings<sup>1</sup> | Parameter | Symbol | Va | alues | Unit | Note / Test Condition | |------------------------------|--------------------|------|-----------------------|------|------------------------------------------------------------------------------| | | | Min. | Max. | | | | Voltage at pin VCC | V <sub>VCC</sub> | -0.5 | 26 | V | Voltage that can be applied to pin VCC by an external voltage source | | Voltage at pin GD0 | $V_{GD0}$ | -0.5 | V <sub>VCC</sub> +0.3 | V | | | Voltage at pin PWM | $V_{PWM}$ | -0.5 | V <sub>VCC</sub> +0.3 | V | | | Junction temperature | T <sub>J</sub> | -40 | 125 | °C | | | Storage temperature | Ts | -55 | 150 | °C | | | Soldering temperature | T <sub>SOLD</sub> | - | 260 | °C | Wave soldering 1) | | Latch-up capability | I <sub>LU</sub> | - | 150 | mA | <sup>2)</sup> Pin voltages according to absolute maximum ratings | | ESD capability HBM | $V_{HBM}$ | - | 2000 | V | 3) Excluded pin VIN | | ESD capability HBM | $V_{HBM}$ | - | 1500 | V | <sup>3)</sup> Pin VIN | | ESD capability CDM | $V_{CDM}$ | - | 500 | V | 4) | | Input Voltage Limit | $V_{IN\_DC}$ | -0.5 | 3.6 | V | Voltage externally supplied to the pins REF/SC, CS, TS, PWM <sup>5)</sup> | | Voltage at pin VIN | V <sub>INEXT</sub> | - | 26 | V | Maximum voltage that can be applied to pin VIN by an external voltage source | | Maximum current into pin VIN | I <sub>AC</sub> | - | 10 | mA | | <sup>1)</sup> According to JESD22A111 Rev A. Datasheet 55 Revision 1.0, 2015-04-08 <sup>&</sup>lt;sup>2)</sup> Latch-up capability according to JEDEC JESD78D, T<sub>A</sub>=85°C. <sup>3)</sup> ESD-HBM according to ANSI/ESDA/JEDEC JS-001-2012. <sup>&</sup>lt;sup>4)</sup> ESD-CDM according to JESD22-C101F. <sup>&</sup>lt;sup>5)</sup> Permanently applied as DC value. Absolute maximum ratings (**Table 4-1**) are defined as ratings which, when exceeded, may lead to destruction of the integrated circuit. For the same reason, make sure that any capacitor connected to pin VCC is discharged completely, before assembling the application circuit. ## 4.3 Package Characteristics **Table 4-2. Package Characteristics** | Parameter | Symbol | V | Values | | Note / Test Condition | |------------------------------------|------------|------|--------|-----|---------------------------------------------------| | | | Min. | Max. | | | | Thermal resistance for PG-DSO-8-58 | $R_{thJA}$ | - | 178 | K/W | JEDEC 1s0p for 140 mW power dissipation | | | | - | 164 | K/W | JEDEC 1s0p for 180 mW power dissipation | | | | - | 154 | K/W | JEDEC 1s0p for 220 mW power dissipation | | | | - | 100 | K/W | JEDEC 2s2p for 140, 180, 220 mW power dissipation | # 4.4 Operating Conditions **Table 4-3** shows the recommended operating conditions under which the electrical characteristics shown in Section **4.5** are valid. **Table 4-3. Operating Range** | Parameter | Symbol | Values | | Unit | Note / Test Condition | | | |----------------------------------------|---------------------|-------------|-----------------------|------|----------------------------------------------------------------------------------|--|--| | | | Min. | Max. | | | | | | Junction temperature | T <sub>J</sub> | -40 | 125 | °C | | | | | Lower VCC limit | V <sub>VCC</sub> | $V_{UVOFF}$ | - | V | Device is held in reset when VCC < VUVOFF | | | | Voltage externally supplied to VCC pin | V <sub>VCCEXT</sub> | - | 24 | V | Maximum voltage that can be applied to the pin VCC by an external voltage source | | | | Gate driver pin voltage | $V_{GD}$ | -0.3 | V <sub>VCC</sub> +0.3 | V | | | | ## 4.5 DC Electrical Characteristics The electrical characteristics involve the spread of values given within the specified supply voltage and junction temperature range $T_J$ from -40°C to +125°C. Typical values represent the median values related to $T_A$ = 25°C. All voltages refer to GND, and the assumed supply voltage is $V_{VCC}$ = 18 V, if not specified otherwise. The following characteristics are specified: **Table 4-4. Electrical Characteristics of the Power Supply** | Parameter | eter Symbol Values | | Unit | Note / Test Condition | | | |----------------------------|-----------------------|------|------|-----------------------|------------------|--------------------------------------------------------| | | | Min. | Тур. | Max. | | | | VCC Externally Powered Sta | rtup | | | | | | | VCC_ON_EXT threshold | V <sub>EXT</sub> | 7 | - | 11 | V | | | VCC_ON_EXT delay | t <sub>EXT</sub> | - | - | 2000 | ns | Reaction time of VCC_EXT monitor 1) | | VCC System Turn Off | | | | | | | | VCC_UVOFF current | I <sub>VCCUVOFF</sub> | 5 | 20 | 40 | μA | $V_{VCC} < V_{EXT}(min) - 0.3 V$ | | UVOFF threshold | V <sub>UVOFF</sub> | - | 6.0 | - | V | | | UVOFF threshold tolerance | $\Delta_{UVOFF}$ | -5 | - | 5 | % | This value defines the tolerance of V <sub>UVOFF</sub> | | UVOFF filter constant | t <sub>UVOFF</sub> | 550 | - | - | ns | 1) 1 V overdrive | | ADC Measurement of VCC | | | | | | | | Maximum Error for ADC | TE0 <sub>VCC</sub> | - | - | 4.5 | LSB <sub>8</sub> | 1) | | measurement (8 bit result) | TE256 <sub>VCC</sub> | - | - | 8.9 | LSB <sub>8</sub> | 1) | <sup>1)</sup> Not tested in production test. **Table 4-5. Electrical Characteristics of Pin VIN** | Parameter | Symbol | | Values | <b>i</b> | Unit | Note / Test Condition | |--------------------------------|-----------------------|------|--------|----------|------------------|----------------------------------------------------------------------------------| | | | Min. | Тур. | Max. | | | | Voltage at pin VIN | V <sub>VIN</sub> | 0 | - | 24 | V | Maximum voltage that can be applied to the pin VIN by an external voltage source | | Maximum current into pin VIN | I <sub>AC</sub> | - | - | 10 | mA | For measurement path | | Nominal current for | I <sub>MEAS</sub> | 0 | - | 1.6 | mA | Current range 01 <sub>b</sub> <sup>2)</sup> | | measurement path | | 0 | - | 209 | μΑ | Current range 00 <sub>b</sub> <sup>2)</sup> | | Reduced measurement range | RR <sub>IMEAS</sub> | 4 | - | 80 | % | Current range 01 <sub>b</sub> 3) | | for current path | | 4 | - | 80 | % | Current range 00 <sub>b</sub> 3) | | Nominal measurement path | R <sub>SHUNT</sub> | - | 1.49 | - | kΩ | Current range 01 <sub>b</sub> | | resistor value | | - | 6.69 | - | kΩ | Current range 00 <sub>b</sub> | | Measurement path resistor | $\Delta_{RSHUNT}$ | -20 | - | 20 | % | Already reflected in | | tolerance | | | | | | RR <sub>IMEAS</sub> | | Maximum error for corrected | TET0 <sub>I01</sub> | - | - | 4.1 | LSB <sub>8</sub> | 1) | | ADC measurement (8 bit result) | TET256 <sub>I01</sub> | | | 8.4 | LSB <sub>8</sub> | 1) | <sup>1)</sup> Not tested in production test. <sup>&</sup>lt;sup>2)</sup> Defined by the parameter Vin\_current\_range (See **Table 3-8**). Operational values. Table 4-6. Electrical Characteristics of Pin REF/SC | Parameter | Symbol | | Value | s | Unit | Note / Test Condition | |------------------------------------------------|-----------------------|---------|-------|-----------|------------------|-------------------------------------------------------------------------| | | | Min. | Тур. | Max. | | | | Digital Input Stage Character | ristics | | • | • | - | | | Input capacitance | C <sub>INPUT</sub> | - | - | 10 | pF | 1) | | Input low voltage | V <sub>IL</sub> | - | - | 1.0 | V | | | Input high voltage | V <sub>IH</sub> | 2.0 | - | - | V | | | Input leakage current, no pull | I <sub>LK</sub> | -10 | - | 10 | μA | $V_{REF/SC} = 0 V / 3 V$ | | device | | -1 | - | 1 | μA | $^{1)}T_{J} = 85^{\circ}C$<br>$V_{REF/SC} = 0 \text{ V } / 3 \text{ V}$ | | Input low current with active weak pull-up WPU | -I <sub>LPU</sub> | 30 | - | 90 | μΑ | Measured at max. V <sub>IL</sub> | | Digital Output Stage Charact | eristics | | | | | _ | | Output low voltage | V <sub>OL</sub> | - | - | 0.8 | V | IoL = 2 mA | | Output high voltage | V <sub>OH</sub> | 2.2 | - | - | V | Iон = -2 mA | | Output sink current | I <sub>OL</sub> | - | - | 2 | mA | | | Output source current | -I <sub>OH</sub> | - | - | 2 | mA | | | Output rise time $(0 \rightarrow 1)$ | t <sub>RISE</sub> | - | - | 25 | ns | 20 pF load, push/pull output 1) | | Output fall time $(1 \rightarrow 0)$ | t <sub>FALL</sub> | - | - | 25 | ns | 20 pF load, push/pull or open-drain output 1) | | Maximum output switching frequency | f <sub>SWITCH</sub> | 15 | - | - | MHz | 1) | | Analog Buffer and ADC char | nel Characte | ristics | | | | | | Nominal range | V <sub>MFIO</sub> | 0 | - | $V_{REF}$ | V | | | Reduced operating range | RR <sub>VMFIO</sub> | 4 | - | 96 | % | 2) | | Maximum error for | TE0 <sub>VMF0</sub> | - | - | 3.3 | LSB <sub>8</sub> | 1) | | measurement (8 bit result) | TE256 <sub>VMF0</sub> | - | - | 5.6 | LSB <sub>8</sub> | 1) | | <b>Pull-Up Resistor Characteris</b> | tics | | | | | | | Pull-up resistor value | R <sub>PU</sub> | - | 30 | - | kΩ | | | Pull-up resistor tolerance | $\Delta_{RPU}$ | -20 | - | 20 | % | Overall tolerance | <sup>1)</sup> Not tested in production test. <sup>&</sup>lt;sup>2)</sup> Operational values. | Table 4-7. El | lectrical ( | Characteristics | of Pin | CS | |---------------|-------------|-----------------|--------|----| |---------------|-------------|-----------------|--------|----| | Parameter | Symbol | Values | | | Unit | Note / Test Condition | |----------------------------------------------------------------------------------------|------------------------|--------|-------|---------------------|------------------|----------------------------------------------------------------------------------------------------------------------------| | | | Min. | Тур. | Max. | | | | Input Clamping Characteristi | cs | | | - I | | L | | Input voltage negative clamping level | -VINPCLN | 600 | 1000 | 1500 | mV | Analog clamp structure activated | | OCP2 Comparator Character | istics | | | | | | | OCP2 threshold voltage, derived from V <sub>VDDP</sub> , given | VOCP2 | - | 0.6 | - | V | Current sense range 11 | | values assuming<br>V <sub>VDDP</sub> = 3.3 V | | - | 0.8 | - | V | Current sense range 10 <sub>t</sub> | | Threshold voltage tolerance | $\Delta$ VOCP2 | -5 | - | 5 | % | Voltage divider tolerance | | Delay from $V_{CS}$ crossing $V_{CSOCP2}$ to begin of GD0 turn-off ( $I_{GD0} > 2$ mA) | t <sub>CSGD00CP2</sub> | 125 | 155 | 190 | ns | $^{2)}$ dV <sub>CS</sub> /dt = 100 V/ $\mu$ s<br>f <sub>MCLK</sub> = 66 MHz<br>GD0 driven by QR_GAT<br>FIL_OCP2.STABLE = 3 | | OCP1 Comparator Character | istics | | | | | | | Operating range | V <sub>OCP1</sub> | 0 | - | V <sub>REF</sub> /6 | V | Current sense range 11 | | | | 0 | - | V <sub>REF</sub> /4 | V | Current sense range 10 | | OCP1 threshold voltage step | V <sub>OCP1ST</sub> | - | 1.581 | - | mV | Current sense range 11 | | width | | - | 2.371 | - | mV | Current sense range 10 | | OCP1 threshold at full scale | V <sub>OCP1FS</sub> | 392 | 403 | 430 | mV | Current sense range 11 | | setting (CS_OCP1LVL=FF <sub>H</sub> ) | 001 11 0 | 583 | 605 | 627 | mV | Current sense range 10 | | OCP1 integral nonlinearity | V <sub>OCP1INL</sub> | -1.9 | - | 1.9 | LSB <sub>8</sub> | Current sense range 11 | | | | -2.9 | - | 2.9 | LSB <sub>8</sub> | Current sense range 10 | | Delay from $V_{CS}$ crossing $V_{CSOCP1}$ to begin of GD0 turn-off ( $I_{GD0} > 2$ mA) | t <sub>CSGD00CP1</sub> | 180 | 260 | 345 | ns | $^{2)}$ dV <sub>CS</sub> /dt = 53 mV/ $\mu$ s<br>f <sub>MCLK</sub> = 66 MHz<br>GD0 driven by QR_GAT | | | | 120 | 185 | 250 | ns | $^{2)}$ dV <sub>CS</sub> /dt = 272 mV/ $\mu$ s<br>$f_{MCLK}$ = 66 MHz<br>GD0 driven by QR_GAT | | | | 100 | 130 | 165 | ns | $^{2)}$ dV <sub>CS</sub> /dt = 100 V/ $\mu$ s<br>$f_{MCLK}$ = 66 MHz<br>GD0 driven by QR_GA | | OCP1 comparator input single pulse width filter | t <sub>OCP1PW</sub> | 60 | - | 95 | ns | Shorter pulses than min<br>are suppressed, longer<br>pulses than max. are<br>passed <sup>2)</sup> | | Sample & Hold Characteristic | cs | | | | | | | Nominal S&H operating | Vcsн | 0 | - | V <sub>REF</sub> /6 | V | Current sense range 11 | | range | | 0 | - | V <sub>REF</sub> /4 | V | Current sense range 10 | | Reduced S&H operating range | RRcvsh | 4 | - | 90 | % | 3) | | S&H settling time for ADC | tcsнsтc | - | - | 300 | ns | STC = 5 | Defined by the parameter Current\_sense\_OCP1 (See Table 3-8). The absolute error of the OCP1 comparator is limited according to $|V_{\text{OCP1}} - V_{\text{OCP1Nom}}| \le |V_{\text{OCP1FS}} - V_{\text{OCP1ST}} \cdot 255| + |V_{\text{OCP1INL}}|$ <sup>2)</sup> Not tested in production test. <sup>&</sup>lt;sup>3)</sup> Operational values. If the voltage at pin CS $V_{CS}(t)$ is a linear rising signal starting below the OCP1 threshold, the delay between the time when the voltage crosses the threshold and the CS comparator output rising edge $t_{CSGD00CP1}$ is a function of the slope. Two representative slopes are specified to characterize this dependency. **Table 4-8. Electrical Characteristics of Gate Driver Pin GD0** | Parameter | Symbol Values | | | | | Note / Test Condition | |-------------------------------------------------------------------------------------------------------|-------------------------|------------------------|------|------------------|----|----------------------------------------------------------------------------| | | | Min. | Тур. | Max. | | | | APD low voltage<br>(active pull down while device<br>is not powered or gate driver<br>is not enabled) | V <sub>APD</sub> | - | - | 1.6 | V | I <sub>GD</sub> = 5 mA <sup>4)</sup> | | R <sub>PPD</sub> value | R <sub>PPD</sub> | - | 600 | - | kΩ | Permanent pull-down resistor inside gate driver | | R <sub>PPD</sub> tolerance | $\Delta_{RPD}$ | -25 | - | 25 | % | Permanent pull-down resistor inside gate driver | | Driver Output low impedance | R <sub>GDL</sub> | - | - | 6.5 | Ω | Driver stage enabled and at low state | | Output voltage at high state | $V_{GDH}$ | 4.5 | - | 15 | V | Programming options 1) | | Output voltage tolerance | $\Delta_{ extsf{VGDH}}$ | -5 | - | 5 | % | Tolerance of programming options if V <sub>GDH</sub> > 10 V | | | | -0.5 | - | 0.5 | V | Tolerance of programming options if V <sub>GDH</sub> < 10 V | | Rail-to-rail output high voltage | V <sub>GDHRR</sub> | V <sub>VCC</sub> - 0.5 | - | V <sub>VCC</sub> | V | If V <sub>VCC</sub> < programmed V <sub>GDH</sub> and output at high state | | Nominal output high current 2) | -I <sub>GDH</sub> | 30 | - | 118 | mA | Programming options $^{3)}$ , $C_{LOAD} = 2 \text{ nF}$ | | Output high current tolerance | $\Delta_{IGDH}$ | -20 | - | 20 | % | | | Output high current settling time | t <sub>IGDHST</sub> | - | - | 40 | ns | Start of high state to output current stable 4) | | Discharge current | I <sub>GDDIS</sub> | 500 | - | - | mA | V <sub>GD</sub> = 4 V and driver at low state <sup>4)</sup> | <sup>&</sup>lt;sup>1)</sup> Defined by the parameter GD\_voltage (See **Table 3-8**). Table 4-9. Electrical Characteristics of Digital Input Pin PWM | Parameter | Symbol | | Values | } | Unit | Note / Test Condition | |---------------------------------------------------|--------------------|------|--------|------|------|----------------------------------| | | | Min. | Тур. | Max. | | | | Input capacitance | C <sub>INPUT</sub> | - | - | 25 | pF | 1) | | Input low voltage | V <sub>IL</sub> | - | - | 1.0 | V | | | Input high voltage | V <sub>IH</sub> | 2.1 | - | - | V | | | Input low current with active weak pull-up WPU | -I <sub>LPU</sub> | 30 | - | 90 | μΑ | Measured at max. V <sub>IL</sub> | | Input high current with active weak pull-down WPD | I <sub>HPD</sub> | 110 | - | 300 | μA | Measured at min. V <sub>IH</sub> | | Maximum input frequency | f <sub>INPUT</sub> | 15 | - | - | MHz | | <sup>1)</sup> Not tested in production test. If open drain mode is selected, then $-I_{GDH} = 0$ . <sup>&</sup>lt;sup>3)</sup> Defined by the parameter GD\_current (See **Table 3-8**). <sup>4)</sup> Not tested in production test. Table 4-10. Electrical Characteristics of Pin TS | Parameter | Symbol Values | | | | Unit | Note / Test Condition | |-----------------------------------------------------------------|------------------------|------|------|---------------------------|------------------|--------------------------------------| | | | Min. | Тур. | Max. | | | | Nominal S&H input voltage range | V <sub>ZSH</sub> | 0 | - | 2/3 *<br>V <sub>REF</sub> | V | | | Reduced S&H input voltage range | RR <sub>ZVSH</sub> | 4 | - | 95 | % | 2) | | Maximum Error for ADC | TE0 <sub>ZVS0</sub> | - | - | 6.3 | LSB <sub>8</sub> | 1) | | measurement (8 bit result) | TE256 <sub>ZVS0</sub> | - | - | 6.3 | LSB <sub>8</sub> | 1) | | Maximum Error for corrected | TET0 <sub>ZVS0</sub> | - | - | 2.8 | LSB <sub>8</sub> | 1) | | ADC measurement (8 bit result) | TET256 <sub>ZVS0</sub> | - | - | 4.6 | LSB <sub>8</sub> | 1) | | S&H settling time for ADC sample | t <sub>ZSHSTC</sub> | - | - | 300 | ns | STC = 5 | | Voltage Drop of sampled input voltage if ADC | $V_{ZDROP}$ | 0 | - | 3 | LSB <sub>8</sub> | $T_J = 85^{\circ}C^{-1}$ | | measurement is started<br>100 µs after end of sampling<br>phase | | 0 | 5 | - | LSB <sub>8</sub> | T <sub>J</sub> = 125°C <sup>1)</sup> | <sup>1)</sup> Not tested in production test. Table 4-11. Electrical Characteristics of the A/D Converter 1) | Parameter | Symbol | | Value | es Uni | | it Note / Test Condition | |------------------------------|------------------------|-------------------|-------------------|-------------------|------------------|--------------------------| | | | Min. | Тур. | Max. | | | | Usable sample time | t <sub>S</sub> | 24 * | - | 64 * | ns | Selected by STC | | | | t <sub>MCLK</sub> | | t <sub>MCLK</sub> | | between 5 and 15 | | Conversion time for STC = 5 | t <sub>C(STC=5)</sub> | - | 57 * | - | ns | 2) | | | | | t <sub>MCLK</sub> | | | | | Conversion time for STC = 15 | t <sub>C(STC=15)</sub> | - | 97 * | - | ns | 2) | | | | | t <sub>MCLK</sub> | | | | | Integral non-linearity | INL | - | - | 1 | LSB <sub>8</sub> | 3) | | Differential non-linearity | DNL | - | - | 0.8 | LSB <sub>8</sub> | | The sample time $t_S$ of the A/D converter is given by $t_S = (STC+1) * 4 * t_{MCLK}$ . The conversion time $t_C$ (including sample time) is given by $t_C = 33 * t_{MCLK} + (STC+1) * 4 * t_{MCLK}$ . Table 4-12. Electrical Characteristics of the Reference Voltage $V_{\text{REF}}$ | Parameter | Symbol | Values | | | Unit | Note / Test Condition | |-------------------|------------------|--------|-------|------|------|---------------------------------------------------| | | | Min. | Тур. | Max. | | | | Reference voltage | V <sub>REF</sub> | - | 2.428 | - | V | | | VREF tolerance | $\Delta_{VREF}$ | -1 | - | 1 | % | Trimmed, T <sub>A</sub> = 25°C | | VREF tolerance | $\Delta_{VREF}$ | -2 | - | 2 | % | Trimmed, over full temperature range and aging 1) | <sup>1)</sup> Not tested in production test. <sup>&</sup>lt;sup>2)</sup> Operational values. <sup>&</sup>lt;sup>2)</sup> Any conversion needs exact these numbers of clock cycles by design. ADC capability measured via channel MFIO without errors due to switching of neighboring pins, measured with STC = 5. Table 4-13. Electrical Characteristics of the Clock Oscillators | Parameter | Symbol | Values | | | Unit | Note / Test Condition | |---------------------------------|-------------------|--------|------|------|------|--------------------------------------| | | | Min. | Тур. | Max. | | | | Master clock oscillation period | t <sub>MCLK</sub> | 20.0 | 20.9 | 22.0 | ns | Referred as 50 MHz f <sub>MCLK</sub> | Table 4-14. Electrical Characteristics of the internal Temperature Sensor | Parameter | Symbol | Values | | | Unit | Note / Test Condition | |---------------------------------------------------|---------------|--------|------|-------------------|------|--------------------------------------------------| | | | Min. | Тур. | Max. | | | | Temperature sensor output voltage operating range | VADCTEMP | 0 | - | 190/255<br>* Vref | V | VADCTEMP = VREF/255 * (40 + temperature in °C) | | Temperature sensor tolerance | $\Delta$ TEMP | -8 | - | 8 | K | Incl. ADC conversion accuracy at 4 $\sigma^{1)}$ | <sup>1)</sup> Not tested in production test. Table 4-15. Electrical Characteristics of the OTP Programming | Parameter | Symbol | Values | | | Unit | Note / Test Condition | |----------------------------------------|-----------------|--------|------|------|------|-------------------------------------| | | | Min. | Тур. | Max. | | | | OTP programming voltage at the VCC pin | V <sub>PP</sub> | 7.35 | 7.5 | 7.65 | V | 1) 2) | | OTP programming current | I <sub>PP</sub> | - | 1.6 | - | mA | Programming of 4 bit in parallel 2) | <sup>&</sup>lt;sup>1)</sup> Operational values. <sup>2)</sup> Not tested in production test. **Outline Dimensions** # **5** Outline Dimensions Outline dimensions are shown in Figure 32. Figure 32. PG-DSO-8-58 #### **Notes** 1. You can find all of our packages, types of packing and other information on our Infineon Internet page "Products": http://www.infineon.com/products. 2. Dimensions in mm. Edition 2015-04-08 Published by Infineon Technologies AG 81726 Munich, Germany © 2015 Infineon Technologies AG All Rights Reserved. #### **Legal Disclaimer** The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics. With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation, warranties of non-infringement of intellectual property rights of any third party. #### Information For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com). ### Warnings Due to technical requirements, components may contain dangerous substances. For information on the types in question, please contact the nearest Infineon Technologies Office. Infineon Technologies components may be used in life-support devices or systems only with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered. | Revision Histo | ry: 2015-04-08, Revision 1.0 | |----------------|--------------------------------------------------| | Previous Revis | sion: None (initial version) | | Page or Item | Subjects (major changes since previous revision) | | | | | | | | | | | | | | | | | | | | | | #### Trademarks of Infineon Technologies AG AURIXTM, C166TM, Canpaktm, CIPOSTM, CIPURSETM, Econopacktm, CoolMostm, CoolSettm, Corecontroltm, Crossavetm, Davetm, DI-Poltm, EasyPIMTM, Econobridgetm, Econopualtm, Econopimtm, Econopacktm, Eicedrivertm, eupectm, Fcostm, Hitfettm, Hybridpacktm, I²rftm, Isofacetm, Isopacktm, Mipaqtm, Modstacktm, my-dtm, NovalithIctm, OptiMostm, Origatm, Powercodetm, Primariontm, Primepacktm, Primestacktm, Pro-Siltm, Profettm, Rasictm, Reversavetm, Satrictm, Siegettm, Sindriontm, Sipmostm, Smartlewistm, Solid Flashtm, Tempfettm, thinq!tm, Trenchstoptm, Tricoretm. #### Other Trademarks Advance Design System™ (ADS) of Agilent Technologies, AMBA™, ARM™, MULTI-ICE™, KEIL™, PRIMECELL™, REALVIEW™, THUMB™, µVision™ of ARM Limited, UK. AUTOSAR™ is licensed by AUTOSAR development partnership. Bluetooth™ of Bluetooth SIG Inc. CAT-iq™ of DECT Forum. COLOSSUS™, FirstGPS™ of Trimble Navigation Ltd. EMV™ of EMVCo, LLC (Visa Holdings Inc.). EPCOS™ of Epcos AG. FLEXGO™ of Microsoft Corporation. FlexRay™ is licensed by FlexRay Consortium. HYPERTERMINAL™ of Hilgraeve Incorporated. IEC™ of Commission Electrotechnique Internationale. IrDA™ Infrared Data Association Corporation. ISO™ of INTERNATIONAL ORGANIZATION FOR STANDARDIZATION. MATLAB™ of MathWorks, Inc. MAXIM™ of Maxim Integrated Products, Inc. MICROTEC™, NUCLEUS™ of Mentor Graphics Corporation. MIPI™ of MIPI Alliance, Inc. MIPS™ of MIPS Technologies, Inc., USA. muRata™ of MURATA MANUFACTURING CO., MICROWAVE OFFICE™ (MWO) of Applied Wave Research Inc., OmniVision™ of OmniVision Technologies, Inc. Openwave™ Openwave Systems Inc. RED HAT™ Red Hat, Inc. RFMD™ RF Micro Devices, Inc. SIRIUS™ of Sirius Satellite Radio Inc. SOLARIS™ of Sun Microsystems, Inc. SPANSION™ of Spansion LLC Ltd. Symbian™ of Symbian Software Limited. TAIYO YUDEN™ of Taiyo Yuden Co. TEAKLITE™ of CEVA, Inc. TEKTRONIX™ of Tektronix Inc. TOKO™ of TOKO KABUSHIKI KAISHA TA. UNIX™ of X/Open Company Limited. VERILOG™, PALLADIUM™ of Cadence Design Systems, Inc. VLYNQ™ of Texas Instruments Incorporated. VXWORKS™, WIND RIVER™ of WIND RIVER SYSTEMS, INC. ZETEX™ of Diodes Zetex Limited. Last Trademarks Update 2011-11-11 www.infineon.com Компания «Океан Электроники» предлагает заключение долгосрочных отношений при поставках импортных электронных компонентов на взаимовыгодных условиях! #### Наши преимущества: - Поставка оригинальных импортных электронных компонентов напрямую с производств Америки, Европы и Азии, а так же с крупнейших складов мира; - Широкая линейка поставок активных и пассивных импортных электронных компонентов (более 30 млн. наименований); - Поставка сложных, дефицитных, либо снятых с производства позиций; - Оперативные сроки поставки под заказ (от 5 рабочих дней); - Экспресс доставка в любую точку России; - Помощь Конструкторского Отдела и консультации квалифицированных инженеров; - Техническая поддержка проекта, помощь в подборе аналогов, поставка прототипов; - Поставка электронных компонентов под контролем ВП; - Система менеджмента качества сертифицирована по Международному стандарту ISO 9001; - При необходимости вся продукция военного и аэрокосмического назначения проходит испытания и сертификацию в лаборатории (по согласованию с заказчиком); - Поставка специализированных компонентов военного и аэрокосмического уровня качества (Xilinx, Altera, Analog Devices, Intersil, Interpoint, Microsemi, Actel, Aeroflex, Peregrine, VPT, Syfer, Eurofarad, Texas Instruments, MS Kennedy, Miteq, Cobham, E2V, MA-COM, Hittite, Mini-Circuits, General Dynamics и др.); Компания «Океан Электроники» является официальным дистрибьютором и эксклюзивным представителем в России одного из крупнейших производителей разъемов военного и аэрокосмического назначения «JONHON», а так же официальным дистрибьютором и эксклюзивным представителем в России производителя высокотехнологичных и надежных решений для передачи СВЧ сигналов «FORSTAR». **«JONHON»** (основан в 1970 г.) Разъемы специального, военного и аэрокосмического назначения: (Применяются в военной, авиационной, аэрокосмической, морской, железнодорожной, горно- и нефтедобывающей отраслях промышленности) «**FORSTAR**» (основан в 1998 г.) ВЧ соединители, коаксиальные кабели, кабельные сборки и микроволновые компоненты: (Применяются в телекоммуникациях гражданского и специального назначения, в средствах связи, РЛС, а так же военной, авиационной и аэрокосмической отраслях промышленности). Телефон: 8 (812) 309-75-97 (многоканальный) Факс: 8 (812) 320-03-32 Электронная почта: ocean@oceanchips.ru Web: http://oceanchips.ru/ Адрес: 198099, г. Санкт-Петербург, ул. Калинина, д. 2, корп. 4, лит. А