# SmartLynq Data Cable

**User Guide** 

UG1258 (v1.2) March 6, 2019





## **Revision History**

The following table shows the revision history for this document.

| Date       | Version | Revision                                                                                                                                                                                                                                                                                                                                                                                              |
|------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 03/06/2019 | 1.2     | Added a Caution regarding temperature to Physical Description. Updated pin<br>assignments in Figure 1-10. Added SmartLynq Cable Operating Characteristics<br>including DC electrical and switching characteristics and Figure 1-11. Added a note<br>about backward compatibility to Firmware Updates. Added how to reset IP settings in<br>Static IP Address for USB or Ethernet Connection on Linux. |
| 09/14/2017 | 1.1     | Replaced PMOD with GPIO in text and graphics. Updated Figure 1-13. Changed GPIO interface to 3.3V only.                                                                                                                                                                                                                                                                                               |
| 09/07/2017 | 1.0     | Initial Xilinx release.                                                                                                                                                                                                                                                                                                                                                                               |



## **Table of Contents**

| Revision History                                   |
|----------------------------------------------------|
| Chapter 1: SmartLynq Data Cable                    |
| Features                                           |
| Description                                        |
| Setup                                              |
| Appendix A: Regulatory and Compliance Information  |
| Declaration of Conformity                          |
| Appendix B: Additional Resources and Legal Notices |
| Xilinx Resources                                   |
| Solution Centers                                   |
| Documentation Navigator and Design Hubs 24         |
| References                                         |
| Please Read: Important Legal Notices       25      |

www.xilinx.com



## Chapter 1

## SmartLynq Data Cable

#### Features

The SmartLynq Data Cable is a complete, all-in-one solution for programming and debugging Xilinx devices. The cable includes these features:

- Supports JTAG rates up to 40 Mb/s with a voltage range of 1.2V to 3.3V.
- Offers Ethernet and USB host-side connections.
- Leverages industry standards, including JTAG boundary-scan *IEEE Standard* 1149.1 *Test Access Port and Boundary-Scan Architecture* [Ref 1].
- Supports all UltraScale<sup>™</sup>, UltraScale+<sup>™</sup>, and 7 series families as well as Zynq®-7000 SoCs and Zynq UltraScale+ MPSoCs.
- Indirectly programs selected serial peripheral interface (SPI) flash memory or parallel flash memory devices via the device's JTAG port.
- Offers a 3.3V 8-bit general purpose I/O (GPIO) port.
- Optimized for use with Xilinx® Vivado® design tools.

*Note:* Xilinx Vivado design tools are required for programming and configuration. See the design tool release notes for supported devices. The cable is not supported by Xilinx ISE® tools.

## Description

Figure 1-1 shows the contents of the SmartLynq Data Cable kit.

The SmartLynq Data Cable provides a high-speed connection through Ethernet or USB to a JTAG chain for configuring and debugging Xilinx devices. The cable supports debugging and indirect flash programming of third-party parallel and serial NOR devices through a JTAG port when used with Vivado Hardware Manager, and for debugging embedded software when used with the Xilinx SDK development environment.

The SmartLynq Data Cable supports JTAG data transfer bursts at JTAG clock (TCK) frequencies, selectable from 125 kHz to 40 MHz, and provides a separate 8-bit GPIO port for 8-bit read and write operations to external logic.





Figure 1-1: Xilinx SmartLynq Data Cable

#### **Physical Description**

The SmartLynq Data Cable circuitry is housed in a recyclable, fire-retardant plastic case with a display (Figure 1-2). An internal EMI shield attenuates internally generated emissions and protects against susceptibility to radiated emissions.

**CAUTION!** The SmartLynq Data Cable is designed to operate in the temperature range of 10°C to 26°C (50°F to 80°F). The storage temperature range is 0°C to 55°C (32°F to 131°F). Operating outside of this range might cause malfunction or permanent damage to the device.





*Figure 1-2:* **SmartLynq Module** 

## Setup

This section describes how to set up the SmartLynq Data Cable and how to connect to the cable using Vivado design tools.

#### **Minimum Host System Requirements**

You can access the SmartLynq Data Cable through a USB port on a host computer or through an Ethernet connection that is accessible from your network. To connect using USB, the host computer must contain a USB host controller with one or more USB ports. The controller can reside on the PC motherboard or can be added using an expansion or PCMCIA card. The SmartLynq Data Cable is a bus-powered device drawing less than 150 mA from the host USB port under all operating conditions.

The SmartLynq Data Cable is designed to take full advantage of the bandwidth of USB 3.0 ports and is backward-compatible with USB 2.0 and USB 1.1.



#### SmartLynq Data Cable Connectors

The JTAG and GPIO 2x6 cable connectors are on the right side of the SmartLynq Data Cable module (see Figure 1-3).



Figure 1-3: JTAG Ribbon Cable and GPIO 2x6 Cable Jacks

The DC power, USB Type-B, and Ethernet jacks are on the left side of the SmartLynq Data Cable module (see Figure 1-4).



Figure 1-4: DC Power, USB Type-B, and Ethernet Jacks

When connecting to the SmartLynq Data Cable through Ethernet, the default for the SmartLynq Data Cable is to receive its IP address from a DHCP server. To manually set up a static IP address on SmartLynq Data Cable, see Assigning a Static IP Address.

#### Setup—Connect through Ethernet

- 1. Connect the power and Ethernet cables to the SmartLynq Data Cable module.
  - a. Plug the power adapter barrel plug into the power jack on the side of the module.
  - b. Plug the Ethernet cable into the Ethernet jack on the SmartLynq module and a user network tap.
  - c. Plug the power adapter into a 120-VAC outlet.



The SmartLynq Data Cable powers up and the display shows self-checks. The SmartLynq Data Cable then acquires and displays an IP address, as shown in Figure 1-5.



Figure 1-5: IP Address on the Display

- 2. Connect the SmartLynq Data Cable to the target board.
  - a. Connect the SmartLynq Data Cable to the JTAG interface on the target board.
  - b. To connect to the board through SmartLynq Data Cable, open the **Hardware Manager** in the Vivado tool.
  - c. In the Connect To field, pull-down Remote Server.
  - d. In the **Host Name** field, specify the IP address shown on the SmartLynq Data Cable display. See Figure 1-6. Click **Next**.

| Connect to: Remote ser      | erver (target is on remote machine)                                                       |
|-----------------------------|-------------------------------------------------------------------------------------------|
| Host name: 172.20.9         | 9.26                                                                                      |
| Port 3121                   | [default is 3121]                                                                         |
| Click Next to launch and/or | or connect to the hw_server (port 3121) application on the remote machine '172.20.13.51'. |

X19726-022019

Figure 1-6: Hardware Server Settings

On the SmartLynq Data Cable display, VREF ON appears if the target board is powered up, and VREF OFF appears if the target board does not have power.

*Note:* The target board must be powered on to connect with the Vivado Hardware Manager. With the board powered on, you can connect using the Open New Hardware Target wizard.



The SmartLynq Data Cable defaults to a TCK frequency of 40 MHz. See Figure 1-7.

| vare Target                                                  |                                                                                                                                                           |                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                | <b>X</b>                                                                                                                                                                                                                                                                                                                                                                                                                            |
|--------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| are Target<br>e target from the list<br>, decrease the frequ | of available targe<br>ency or select a c                                                                                                                  | ts, then so<br>different ta                                                                                                                                                                                                  | the appropriate JTAG clock (TCK) frequency. If you do not see the<br>get.                                                                                                                                                                                                      | A                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| gets                                                         |                                                                                                                                                           |                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Name                                                         | JTAG Clock Fre                                                                                                                                            | equency                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Xilinx/AAo1A11n0                                             | 4000000                                                                                                                                                   | ~                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| ices (for unknown d                                          | evices, specify t                                                                                                                                         | ne instru                                                                                                                                                                                                                    | No device                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| er: 172.20.9.26:3121                                         | Ĺ                                                                                                                                                         |                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                                                              |                                                                                                                                                           |                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                                                              | are Target are Target are Target are Target a target from the list , decrease the frequ jets Name Xilinx/AA01A11n0 ces (for unknown d er: 172.20.9.26:312 | are Target are Target are Target starget from the list of available targe , decrease the frequency or select a c jets Name JTAG Clock Frr Xilinx/AAo1A11n0 40000000 ces (for unknown devices, specify t er: 172.20.9.26:3121 | are target are target are target at target from the list of available targets, then set , decrease the frequency or select a different targets Name JTAG Clock Frequency Xilinx/AA01A11n0 40000000  Add Xi ces (for unknown devices, specify the Instruct er: 172.20.9.26:3121 | are target  are target  are target  are target  a target from the list of available targets, then set the appropriate JTAG clock (TCK) frequency. If you do not see the , decrease the frequency or select a different target.  pets  Name JTAG Clock Frequency Xilinx/AAo1A11n0 40000000  Add Xilinx Virtual Cable (XVC)  ces (for unknown devices, specify the Instruction Register (IR) length)  No device  er: 172.20.9.26:3121 |

Figure 1-7: Default TCK Frequency of 40 MHz

If no devices on the target board are listed under **Hardware Devices**, this might indicate the clock speed is too high. Lower the JTAG clock frequency (to 10 MHz for example) to detect devices. See Figure 1-7.

|                               |                                   | quericy or select a | i different target. |  |        |
|-------------------------------|-----------------------------------|---------------------|---------------------|--|--------|
| lardware <u>T</u> arg         | ets                               |                     |                     |  |        |
| Туре                          | Name                              | JTAG Clock F        | requency            |  |        |
| xilinx_tcf                    | Xilinx/AAo1A11n                   | 0 1000000           | ~                   |  |        |
| aluwale Devi                  | ded (for annatorn                 |                     |                     |  |        |
| Name                          | ID Code                           | IR Length           |                     |  |        |
| Name<br>arm_dap_              | ID Code<br>0 4BA00477             | IR Length<br>4      |                     |  | ^      |
| Name<br>arm_dap_<br>xc7z020_1 | ID Code<br>0 4BA00477<br>23727093 | IR Length<br>4<br>6 |                     |  | ^<br>~ |

*Figure 1-8:* **Example of Frequency Lowered to 10 MHz** 



#### Setup—Connect through USB (Windows Systems)

- 1. Connect the USB cable to the SmartLynq Data Cable module.
  - a. Plug a USB cable with a type-B connector into the SmartLynq module USB port and the other end into the Windows system.

*Note:* The USB port supplies power to SmartLynq Data Cable module so the power adapter is not required.

b. When the SmartLynq Data Cable is connected to the Windows system the first time, Windows automatically installs the device driver. When complete, a message appears:

```
Smart JTAG Cable installed
```

- c. After the driver is installed, unplug and plug back in the SmartLynq model to reinitialize.
- d. After initializing, an IP address appears on the display.
- 2. Connect the SmartLynq Data Cable to the target board using the Hardware Manager.
  - a. Start Vivado tools on the same Windows machine.
  - b. Open the Hardware Manager and connect to the target.
  - c. In the **Connect to** field, pull-down **Remote server** and specify the IP address shown on the SmartLynq Data Cable display.

*Note:* From a Vivado Hardware Manager session, you cannot remotely interface with a SmartLynq Data Cable connected to a Windows System via USB.

#### Setup—Connect through USB (Linux Systems)

- 1. Connect the USB cable to SmartLynq Data Cable module.
  - a. Plug a USB cable with a Type-B connector into the SmartLynq Data Cable USB port and the other end into the Linux host system.

*Note:* The USB port supplies power to the SmartLynq Data Cable module so the power adapter is not required.

- b. The SmartLynq Data Cable module powers up. Self-check information appears on its display.
- c. An IP address appears on the display.



2. **Optional**: Connect the SmartLynq Data Cable to the target board.

This optional step shows how to set up the network interface for the SmartLynq Data Cable, if required. (This section is optional because you do not need to connect a target immediately after plugging in the cable.)

- a. Connect the SmartLynq Data Cable module to the JTAG interface on the target board.
- b. Open the Hardware Manager in the Vivado tool.
- c. In the Connect to field, pull-down Remote Server.
- d. In the **Host Name** field, specify the IP address shown on the SmartLynq Data Cable display. Click **Next**.

*Note:* The remaining sub-steps are optional. For most users, the remaining steps are not used.

- e. To connect to the SmartLynq Data Cable from a Vivado tools session running on a different machine, run the **setting64.csh** file from the Xilinx Vivado installation directory.
- f. Run the command from a shell:

tcflog TCP:<IP address>:3121

For example, if the SmartLynq Data Cable display shows 10.0.0.2, run tcflog TCP:10.0.0.2:3121.

- g. Open the Vivado Hardware Manager on the other machine.
- h. In the Connect to field, pull-down Remote server.
- i. In the **Host Name** field, enter the name of the remote machine that the SmartLynq Data Cable is plugged into.
- j. In the Port field, enter 1534.
- k. Click **Next** to connect to the remote SmartLynq Data Cable setup.

If **Hardware Manager** cannot connect to SmartLynq Data Cable, run the **ifconfig** command to set up the network interface (see step 3) and then run step 2 again.

- 3. Setup the network interface for the SmartLyng Data Cable (if required).
  - a. Run the ifconfig command to configure the network interface depending on the IP address Linux assigned to the SmartLynq Data Cable.



For example: Linux assigns the IP address 10.0.0.2 to the SmartLynq Data Cable. Run **ifconfig** to view the currently active network interfaces on this system. For example:

| eth0 | Link encap:Ethernet HWaddr D7:45:89:22:88:97<br>inet addr:172.19.3.148 Bcast:172.19.3.255 Mask:255.255.252.0<br>UP BROADCAST RUNNING MULTICAST MTU:1500 Metric:1<br>RX packets:2278375690 errors:0 dropped:307 overruns:0 frame:0<br>TX packets:2305014867 errors:0 dropped:22 overruns:0 carrier:0<br>collisions:0 txqueuelen:1000<br>RX bytes:1026403610964 (955.9 GiB) TX bytes:1048839754879 (976.8 GiB)<br>Interrupt:17 |
|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 10   | Link encap:Local Loopback<br>inet addr:127.0.0.1 Mask:255.0.0.0<br>UP LOOPBACK RUNNING MTU:16436 Metric:1<br>RX packets:41586323 errors:0 dropped:0 overruns:0 frame:0<br>TX packets:41586323 errors:0 dropped:0 overruns:0 carrier:0<br>collisions:0 txqueuelen:0<br>RX bytes:107897957583 (100.4 GiB) TX bytes:107897957583 (100.4 GiB)                                                                                    |

If none of the interface names have an Internet address that is part of the protocol address family that covers the assigned SmartLynq Data Cable address, then use **ifconfig** to configure a new interface.

In the preceding example, the Linux system has two interfaces defined: eth0 and 10. Neither interface has an Internet address format 10.0.x.x that includes the address 10.0.0.2 assigned to SmartLynq Data Cable. Set up the interface by running ifconfig with the following arguments:

sudo ifconfig eth1 10.0.0.1 netmask 255.255.0.0

Running **ifconfig** again shows the new interface:

| eth0 | Link encap:Ethernet HWaddr D7:45:89:22:88:97<br>inet addr:172.19.3.148 Bcast:172.19.3.255 Mask:255.255.252.0<br>UP BROADCAST RUNNING MULTICAST MTU:1500 Metric:1<br>RX packets:2278375690 errors:0 dropped:307 overruns:0 frame:0<br>TX packets:2305014867 errors:0 dropped:22 overruns:0 carrier:0<br>collisions:0 txqueuelen:1000<br>RX bytes:1026403610964 (955.9 GiB) TX bytes:1048839754879 (976.8 GiB)<br>Interrupt:17 |
|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| eth1 | Link encap:Ethernet HWaddr 00:5D:03:00:00:01<br>inet addr:10.0.0.1 Bcast:10.0.255.255 Mask:255.255.0.0<br>UP BROADCAST RUNNING MULTICAST MTU:1500 Metric:1<br>RX packets:10 errors:0 dropped:0 overruns:0 frame:0<br>TX packets:2 errors:0 dropped:0 overruns:0 carrier:0<br>collisions:0 txqueuelen:1000<br>RX bytes:2396 (2.3 KiB) TX bytes:345 (345.0 b)                                                                  |
| 10   | Link encap:Local Loopback<br>inet addr:127.0.0.1 Mask:255.0.0.0<br>UP LOOPBACK RUNNING MTU:16436 Metric:1<br>RX packets:41586323 errors:0 dropped:0 overruns:0 frame:0<br>TX packets:41586323 errors:0 dropped:0 overruns:0 carrier:0                                                                                                                                                                                        |

www.xilinx.com



```
collisions:0 txqueuelen:0
RX bytes:107897957583 (100.4 GiB) TX bytes:107897957583 (100.4 GiB)
```

#### **Firmware Updates**

The SmartLynq Data Cable cable contains a controller that might need firmware upgrades periodically distributed by Xilinx with the Vivado software releases. After connecting to the SmartLynq Data Cable, the Vivado Hardware Manager displays the following notification if it detects that the SmartLynq Data Cable firmware version in the current version of Vivado is newer than the version in the SmartLynq Data Cable cable:

```
INFO: [Labtools 27-2285] Connecting to hw_server url
TCP:xxx.xxx.xxx.3121
```

INFO: [Labtools 27-3350] There is an update available for the SmartLynq Data Cable cable. Call 'update\_hw\_firmware -reset' TCL command to update.

Run the command update\_hw\_firmware -reset in the Vivado Hardware Manager Tcl console to update the SmartLynq Data Cable firmware. The Hardware Manager automatically disconnects from the cable after updating the firmware.



**CAUTION!** This operation can take up to 40 seconds. Do not stop the process or disconnect power to the cable before the operation completes!

Power-cycle the SmartLynq Data Cable by disconnecting and reconnecting the power supply and the USB cable to boot the controller with the new firmware.

**Note:** The SmartLynq Data Cable is backward-compatible with older releases of Vivado tools, regardless of the firmware version used to program the cable. There is no need to downgrade the firmware version if you want to use an older release of Vivado tools.

#### SmartLynq Data Cable Status Display

The 4-line SmartLynq Data Cable display (Figure 1-5) provides the following information:

- 1. Connection status
  - a. Displays NO CONNECTION if the SmartLynq Data Cable is not connected to Ethernet or USB.
  - b. Displays IP address on the first two lines if connected to Ethernet or USB.
  - The character at the end of line 3 indicates the type of connection:
    - E for Ethernet
    - U for USB



- 2. VREF status
  - a. Displays VREF OFF or VREF ON to indicate VREF status on the target board.
- 3. Number of clients connected to the SmartLynq Data Cable
  - a. The number at the end of the third line indicates number of clients connected to the SmartLynq Data Cable.

#### **Target Interface Connectors**

The SmartLynq Data Cable has two target interface connectors:

- JTAG 7x2 connector for the 4-bit IEEE JTAG interface
- GPIO 2x6 connector for the 8-bit GPIO interface

#### SmartLynq Data Cable JTAG Connector

Xilinx recommends using the provided 6-inch ribbon cable to connect the SmartLynq Data Cable JTAG connector to the JTAG port on the target board.

To take advantage of the ribbon cable, a mating connector must be incorporated into the target board, as is implemented on Xilinx evaluation boards. This connector is normally installed only during prototype checkout. When the production hardware is functional and the JTAG devices can be configured from alternate sources, the connector can be eliminated to reduce cost. Maintaining the footprint for this connector is recommended if space permits.

The connector has a 2-mm shrouded, keyed header. See Table 1-2 for vendor part numbers and pin assignments.



X22355-022019

#### Figure 1-9: SmartLynq Data Cable JTAG Connection to the JTAG Interface on a Target Board

Mating connectors for attaching the high-performance ribbon cable to the JTAG port on a target board are available in both through-hole and surface-mount configurations





(Figure 1-10). Shrouded and keyed versions should always be used to guarantee proper orientation when inserting the cable. The connector requires  $105 \text{ mm}^2$  of board space.

The target board voltage applied to pin 2 of the JTAG connector is used as a power source for the output buffers that drive the output pins (see Table 1-1).



Figure 1-10: Target Interface Connector Dimensions and Signal Assignments

| Table 1-1: | <b>Target Board Int</b> | erface Pin | Descriptions |
|------------|-------------------------|------------|--------------|
|------------|-------------------------|------------|--------------|

| Pin Number | Pin Name         | Direction | Description                                                                                                                                                              |
|------------|------------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2          | V <sub>REF</sub> | In        | <b>Target Reference Voltage</b> . This pin should be connected to a voltage bus on the target board that serves the JTAG interface.                                      |
| 4          | TMS              | Out       | <b>JTAG Test Mode Select</b> . This pin is the JTAG mode signal establishing appropriate TAP state transitions on all target JTAG devices.                               |
| 6          | ТСК              | Out       | <b>JTAG Test Clock.</b> This pin is the clock signal for JTAG operations and should be connected to the TCK pin on all target JTAG devices sharing the same data stream. |
| 8          | TDO              | In        | <b>JTAG Test Data Out</b> . This pin is the serial data stream received from the TDO pin on the last device in a JTAG chain.                                             |
| 10         | TDI              | Out       | <b>JTAG Test Data In</b> . This pin outputs the serial data stream transmitted to the TDI pin on the first device in a JTAG chain.                                       |



| Pin Number | Pin Name | Direction | Description                                                                                 |
|------------|----------|-----------|---------------------------------------------------------------------------------------------|
| 13         | PGND     | Out       | <b>JTAG Pseudo Ground</b> . Use of this pin is optional. PGND is LOW during JTAG operation. |
| 14         | SRST     | Out       | Use of this pin is optional. Host applications can customize the behavior of this signal.   |

| Tuble 1-1. Target board internace Fin Descriptions (cont a) | Table 1-1: | <b>Target Board</b> | <b>Interface Pin</b> | Descriptions | (Cont'd) |
|-------------------------------------------------------------|------------|---------------------|----------------------|--------------|----------|
|-------------------------------------------------------------|------------|---------------------|----------------------|--------------|----------|

Table 1-2 provides a third-party source for mating connectors that are compatible with the SmartLyng Data Cable JTAG interface.

| Table 1-2: | Mating Connectors   | for 2 mm | pitch. 14  | I-Conductor | <b>Ribbon Cable</b> |
|------------|---------------------|----------|------------|-------------|---------------------|
|            | mating connectors i |          | precity ±- | Conductor   | In Soon Casic       |

| Manufacturer <sup>(1)</sup> | SMT, Vertical | Through-Hole,<br>Vertical | Through-Hole,<br>Right Angle | Website       |
|-----------------------------|---------------|---------------------------|------------------------------|---------------|
| Molex                       | 87832-1420    | 87831-1420                | 87833-1420                   | www.molex.com |

Notes:

1. Some manufacturer pin assignments do not conform to Xilinx pin assignments. Refer to the manufacturer's data sheet for more information

#### SmartLynq Cable Operating Characteristics

#### Table 1-3: DC Electrical Characteristics of the SmartLynq Cable JTAG Signals

| Symbol          | Description               | Conditions                                       | Min  | Max | Units |  |
|-----------------|---------------------------|--------------------------------------------------|------|-----|-------|--|
|                 |                           | $V_{REF} = 1.65V, I_{OH} = -8 \text{ mA}$        | 1.2  | —   |       |  |
| V <sub>OH</sub> | High-level output voltage | V <sub>REF</sub> = 2.3V, I <sub>OH</sub> = -9 mA | 1.7  | —   | V     |  |
|                 |                           | $V_{REF} = 3V, I_{OH} = -12 \text{ mA}$          | 2.3  | _   | 1     |  |
|                 |                           | I <sub>OL</sub> = 8 mA                           | _    | 0.4 |       |  |
| V <sub>OL</sub> | Low-level output voltage  | I <sub>OL</sub> = 9 mA                           | _    | 0.5 | V     |  |
|                 |                           | I <sub>OL</sub> = 12 mA                          | _    | 0.7 | †     |  |
|                 |                           | V <sub>REF</sub> = 1.2V to 1.35V                 | 0.78 |     |       |  |
|                 |                           | V <sub>REF</sub> = 1.35V to 1.65V                | 0.88 |     |       |  |
| $V_{\rm IH}$    | High-level input voltage  | V <sub>REF</sub> = 1.65V to 1.95V                | 1.1  | ] — | V     |  |
|                 |                           | V <sub>REF</sub> = 1.95V to 2.7V                 | 1.6  |     |       |  |
|                 |                           | V <sub>REF</sub> = 2.7V to 3.3V                  | 2    |     |       |  |
|                 |                           | V <sub>REF</sub> = 1.2V to 1.95V                 | _    | 0.4 |       |  |
| V <sub>IL</sub> | Low-level input voltage   | V <sub>REF</sub> = 1.95V to 2.7V                 | _    | 0.7 | V     |  |
|                 |                           | V <sub>REF</sub> = 2.7V to 3.3V                  | _    | 0.8 | 1     |  |
| I <sub>CC</sub> | Dynamic current           | _                                                | _    | 110 | mA    |  |



| Symbol           | Description                                       | Conditions                      | Min  | Max  | Units |
|------------------|---------------------------------------------------|---------------------------------|------|------|-------|
| T <sub>CLK</sub> | Clock period with 50% duty cycle                  | 125 kHz to 40 MHz               | 25   | 8000 | ns    |
|                  | Cable Propagation Delay Time                      |                                 |      |      |       |
| TCPD             | (TDI or TMS relative to the negative edge of TCK) | V <sub>REF</sub> = 1.2V to 3.3V | _    | 1    | ns    |
|                  | Cable Setup Time                                  |                                 |      |      |       |
| TCSU             | (TDO relative to the negative edge<br>of TCK)     | V <sub>REF</sub> = 1.2V to 3.3V | 12   | _    | ns    |
|                  | Cable Hold Time                                   |                                 |      |      |       |
| тсни             | (TDO relative to the negative edge<br>of TCK)     | V <sub>REF</sub> = 1.2V to 3.3V | 0.50 |      | ns    |

| Table 1-4: | Switching | Characteristics | of the | SmartLynq | Cable |
|------------|-----------|-----------------|--------|-----------|-------|
|------------|-----------|-----------------|--------|-----------|-------|

Figure 1-11 illustrates SmartLynq Data Cable timing.

The sample point is automatically selected based on an algorithm run by the SmartLynq module.



X22146-021019

Figure 1-11: SmartLynq Data Cable Timing Diagram

Additional notes pertaining to Figure 1-11:

• The SmartLynq Data Cable samples TDO at either 0, 90, 180, or 270 degrees of TCK, with 0 degrees being the rising edge of TCK and 180 being the falling edge.

www.xilinx.com



• Propagation delays associated with buffers on the target system must be taken into account to satisfy the minimum setup times.

#### GPIO 8-Bit 3.3V Interface

The SmartLynq Data Cable GPIO can be used for a variety of basic input/output operations on the target board. Figure 1-12 shows a sample setup where the SmartLynq Data Cable is connected to an oscilloscope, power supply, and a target board. In this setup, the SmartLynq Data Cable uses an output from the GPIO pins to drive a trigger input to the oscilloscope. The oscilloscope drives an input to the SmartLynq cable to allow monitoring a trigger event from the oscilloscope. With this oscilloscope arrangement, it is possible to take analog measurements with the oscilloscope and synchronize trigger events with the SmartLynq Data Cable. Figure 1-12 also shows how a power supply or relay could be controlled through the GPIO port so as to power on or off the target board. Thus, through the GPIO ports, it is possible to simplify the driving and sensing of additional instruments connected to the target system.

The latency of such a trigger is unpredictable because these are software-driven triggers.



*Figure 1-12:* Sample Setup—Cable H to an Oscilloscope

The GPIO 2x6 connector is available for 8-bit static read/write operations (see Figure 1-13). The 8-bit GPIO interface does not turn on until the GPIO\_VREF pin 11 on the GPIO 2x6 interface is powered by 3.3V.





Figure 1-13: GPIO 2x6 Pin Assignments

You can attach flying leads to any of the standard 0.1-inch headers (2x6 pins) in Table 1-5 to connect to the GPIO interface.

|  | Table 1-5: | Header | Manufacturer | and | Part |
|--|------------|--------|--------------|-----|------|
|--|------------|--------|--------------|-----|------|

| Manufacturer | Part Number         |
|--------------|---------------------|
| Samtec       | TSW-106-23-S-D      |
| Amphenol FCI | 67997-212HLF        |
| 3M           | 929836-01-06-RK     |
| Hirose       | A1-12PA-2.54DSA(71) |
| Sullins      | PBC06DAAN           |

The 8-bit general purpose read/write interface is controlled by the update\_hw\_gpio Tcl command. The GPIO interface defaults to read mode on power on reset.

To define a bit as input or output, specify a byte after the update\_hw\_gpio command:

```
update_hw_gpio <direction byte>
```

where:

- 1 in the direction byte specifies the pin in that bit position as an output pin.
- 0 defines the pin as an input pin.

For example:

update\_hw\_gpio A3



where:

0xA3 = binary **1010\_0011** defines the following bits and pins as:

- outputs: 0, 1, 5, 7
- inputs: 2, 3, 4, 6

The command update\_hw\_gpio initializes the bits defined as outputs to 0.

To drive a value onto the output pins, specify a second byte argument to update\_hw\_gpio with the corresponding bit positions set to 0 or 1.

For example:

update\_hw\_gpio 3F e7

where:

0x3F = binary **0011\_1111**, which defines the following bits and pins as:

- 0 to 5 as outputs
- 6 and 7 as inputs

0xE7 = **1110\_0111**, which drives the following values on output bits 0 to 5:

- bit 0 = 1
- bit 1 = 1
- bit 2 = 1
- bit 3 = 0
- bit 4 = 0
- bit 5 = 1

*Note:* Bits 6 and 7 are defined as inputs.

Running update\_hw\_gpio with no arguments returns the values detected on the bits and pins defined as inputs, and returns the values driven on the output pins.

#### **Assigning a Static IP Address**

#### Static IP Address for USB or Ethernet Connection on Linux

You can assign a static IP address to the SmartLynq Data Cable to enable scripted Vivado and XSDK tool operations to always detect the cable at the same IP address. The steps provided assume you have already attached your SmartLynq Data Cable to a Windows or Linux host system through either USB or Ethernet.

www.xilinx.com



Create a configuration file called **config.ini** with the information in Table 1-6.

Table 1-6: Content of the Config.ini File

|         | USB                                                                                                                                                        | Ethernet <sup>(2)</sup>                                                                                                                  |
|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|
| Content | set always-open-jtag 1<br>set usb-address <static address="" ip=""> <sup>(1)</sup><br/>set usb-netmask 255.255.255.0<br/>set usb-gateway 10.0.0.1</static> | set always-open-jtag 1<br>set ip-address <static address="" ip=""><br/>set ip-netmask 255.255.255.0<br/>set ip-gateway 10.0.0.1</static> |

#### Notes:

1. The usb-address line is the static IP address to use when connected through USB (e.g., 10.0.0.25).

2. Obtain valid ip-address, ip-netmask, and ip-gateway information from your network administrator.

Configure the SmartLynq Data Cable with the **config.ini** file information by running the command from the Hardware Manager Tcl console:

update\_hw\_firmware -skip\_update -config\_path config.ini -reset

The **-reset** option disconnects the Hardware Manager from the SmartLynq Data Cable.

Unplug the SmartLynq Data Cable and then reconnect it to apply the IP address change.

To reset the old IP settings:

update\_hw\_firmware -format -reset

#### Reconnect Hardware Manager to the SmartLynq Data Cable:

If the Vivado Hardware Manager is running on the same machine as the SmartLynq Data Cable USB connection:

- 1. In the Connect to field, pull-down Remote Server.
- 2. For Host Name, specify the new IP address.
- 3. For **Port**, specify the default port value of **3121**.
- 4. Click **Next** to connect to the SmartLynq Data Cable.

If the Vivado Hardware Manager is running on a different machine than the remote machine with the SmartLynq Data Cable USB setup:

- On the machine with the SmartLynq Data Cable USB setup, run tcflog TCP:<new IP address>:3121
- 2. In the **Connect to** field, pull-down **Remote Server**.
- 3. For the Host Name, specify the name or URL of the remote machine.
- 4. For **Port**, specify the value **1534**.
- 5. Click **Next** to connect to the SmartLynq Data Cable.



#### Static IP Address for Ethernet Connection on Linux

The steps to set up a static IP address for Ethernet are similar to the steps to set up a Static IP Address for USB Connection on Linux, except the config.ini file keywords are different:

```
set always-open-jtag 1
set ip-address <static IP address>
set ip-netmask 255.255.255.0
set ip-gateway xxx.xxx.xxx
```

Obtain valid ip-address, ip-netmask, and ip-gateway information from your network administrator.



Appendix A

## **Regulatory and Compliance Information**

## **Declaration of Conformity**

The SmartLynq Data Cable Declaration of Conformity is online.



Appendix B

## Additional Resources and Legal Notices

#### **Xilinx Resources**

For support resources such as Answers, Documentation, Downloads, and Forums, see Xilinx Support.

### **Solution Centers**

See the Xilinx Solution Centers for support on devices, software tools, and intellectual property at all stages of the design cycle. Topics include design assistance, advisories, and troubleshooting tips.

### **Documentation Navigator and Design Hubs**

Xilinx® Documentation Navigator provides access to Xilinx documents, videos, and support resources, which you can filter and search to find information. To open the Xilinx Documentation Navigator (DocNav):

- From the Vivado® IDE, select **Help > Documentation and Tutorials**.
- On Windows, select Start > All Programs > Xilinx Design Tools > DocNav.
- At the Linux command prompt, enter docnav.

Xilinx Design Hubs provide links to documentation organized by design tasks and other topics, which you can use to learn key concepts and address frequently asked questions. To access the Design Hubs:

- In the Xilinx Documentation Navigator, click the **Design Hubs View** tab.
- On the Xilinx website, see the Design Hubs page.

*Note:* For more information on Documentation Navigator, see the Documentation Navigator page on the Xilinx website.



### References

The most up-to-date information for this cable is available on these websites:

SmartLynq Data Cable

SmartLynq Data Cable Master Answer Record 69590

This document provides supplemental material:

1. IEEE Standard 1149.1 - Test Access Port and Boundary-Scan Architecture standards.ieee.org/standard/1149\_1-2013.html

### **Please Read: Important Legal Notices**

The information disclosed to you hereunder (the "Materials") is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL WARRANTIES AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY, INCLUDING BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, NON-INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and (2) Xilinx shall not be liable (whether in contract or tort, including negligence, or under any other theory of liability) for any loss or damage of any kind or nature related to, arising under, or in connection with, the Materials (including your use of the Materials), including for any direct, indirect, special, incidental, or consequential loss or damage (including loss of data, profits, goodwill, or any type of loss or damage suffered as a result of any action brought by a third party) even if such damage or loss was reasonably foreseeable or Xilinx had been advised of the possibility of the same. Xilinx assumes no obligation to correct any errors contained in the Materials or to product specifications. You may not reproduce, modify, distribute, or publicly display the Materials without prior written consent. Certain products are subject to the terms and conditions of Xilinx's limited warranty, please refer to Xilinx's Terms of Sale which can be viewed at https://www.xilinx.com/legal.htm#tos; IP cores may be subject to warranty and support terms contained in a license issued to you by Xilinx. Xilinx products are not designed or intended to be fail-safe or for use in any application requiring fail-safe performance; you assume sole risk and liability for use of Xilinx com/legal.htm#tos.

#### AUTOMOTIVE APPLICATIONS DISCLAIMER

AUTOMOTIVE PRODUCTS (IDENTIFIED AS "XA" IN THE PART NUMBER) ARE NOT WARRANTED FOR USE IN THE DEPLOYMENT OF AIRBAGS OR FOR USE IN APPLICATIONS THAT AFFECT CONTROL OF A VEHICLE ("SAFETY APPLICATION") UNLESS THERE IS A SAFETY CONCEPT OR REDUNDANCY FEATURE CONSISTENT WITH THE ISO 26262 AUTOMOTIVE SAFETY STANDARD ("SAFETY DESIGN"). CUSTOMER SHALL, PRIOR TO USING OR DISTRIBUTING ANY SYSTEMS THAT INCORPORATE PRODUCTS, THOROUGHLY TEST SUCH SYSTEMS FOR SAFETY PURPOSES. USE OF PRODUCTS IN A SAFETY APPLICATION WITHOUT A SAFETY DESIGN IS FULLY AT THE RISK OF CUSTOMER, SUBJECT ONLY TO APPLICABLE LAWS AND REGULATIONS GOVERNING LIMITATIONS ON PRODUCT LIABILITY.

© Copyright 2017–2019 Xilinx, Inc. Xilinx, the Xilinx logo, Artix, ISE, Kintex, Spartan, Virtex, Vivado, Zynq, and other designated brands included herein are trademarks of Xilinx in the United States and other countries. All other trademarks are the property of their respective owners.



Компания «Океан Электроники» предлагает заключение долгосрочных отношений при поставках импортных электронных компонентов на взаимовыгодных условиях!

Наши преимущества:

- Поставка оригинальных импортных электронных компонентов напрямую с производств Америки, Европы и Азии, а так же с крупнейших складов мира;

- Широкая линейка поставок активных и пассивных импортных электронных компонентов (более 30 млн. наименований);

- Поставка сложных, дефицитных, либо снятых с производства позиций;
- Оперативные сроки поставки под заказ (от 5 рабочих дней);
- Экспресс доставка в любую точку России;
- Помощь Конструкторского Отдела и консультации квалифицированных инженеров;
- Техническая поддержка проекта, помощь в подборе аналогов, поставка прототипов;
- Поставка электронных компонентов под контролем ВП;
- Система менеджмента качества сертифицирована по Международному стандарту ISO 9001;

- При необходимости вся продукция военного и аэрокосмического назначения проходит испытания и сертификацию в лаборатории (по согласованию с заказчиком):

- Поставка специализированных компонентов военного и аэрокосмического уровня качества (Xilinx, Altera, Analog Devices, Intersil, Interpoint, Microsemi, Actel, Aeroflex, Peregrine, VPT, Syfer, Eurofarad, Texas Instruments, MS Kennedy, Miteq, Cobham, E2V, MA-COM, Hittite, Mini-Circuits, General Dynamics и др.);

Компания «Океан Электроники» является официальным дистрибьютором и эксклюзивным представителем в России одного из крупнейших производителей разъемов военного и аэрокосмического назначения «JONHON», а так же официальным дистрибьютором и эксклюзивным представителем в России производителя высокотехнологичных и надежных решений для передачи СВЧ сигналов «FORSTAR».



«JONHON» (основан в 1970 г.)

Разъемы специального, военного и аэрокосмического назначения:

(Применяются в военной, авиационной, аэрокосмической, морской, железнодорожной, горно- и нефтедобывающей отраслях промышленности)

«FORSTAR» (основан в 1998 г.)

ВЧ соединители, коаксиальные кабели, кабельные сборки и микроволновые компоненты:

(Применяются в телекоммуникациях гражданского и специального назначения, в средствах связи, РЛС, а так же военной, авиационной и аэрокосмической отраслях промышленности).



Телефон: 8 (812) 309-75-97 (многоканальный) Факс: 8 (812) 320-03-32 Электронная почта: ocean@oceanchips.ru Web: http://oceanchips.ru/ Адрес: 198099, г. Санкт-Петербург, ул. Калинина, д. 2, корп. 4, лит. А